Spacer FinFET: nanoscale double-gate CMOS technology for the terabit era

Cited 49 time in webofscience Cited 57 time in scopus
  • Hit : 369
  • Download : 0
A spacer lithography technology using a sacrificial layer and a chemical vapor deposition (CVD) spacer layer has been developed, and is demonstrated to achieve sub-40 nm structures with conventional dry etching. The minimum-sized features are finished not by photolithography but by the CVD film thickness. Therefore the spacer lithography technology yields critical dimension variations of minimum-sized features which are much smaller than achieved by optical or e-beam lithography. It also provides a doubling of device density for a given lithography pitch. This spacer lithography technology is used to pattern silicon-fin structures for double-gate MOSFETs and CMOS FinFET results are reported. (C) 2002 Elsevier Science Ltd. All rights reserved.
Publisher
PERGAMON-ELSEVIER SCIENCE LTD
Issue Date
2002-10
Language
English
Article Type
Article; Proceedings Paper
Keywords

MOSFET; NM; LITHOGRAPHY

Citation

SOLID-STATE ELECTRONICS, v.46, no.10, pp.1595 - 1601

ISSN
0038-1101
DOI
10.1016/S0038-1101(02)00111-9
URI
http://hdl.handle.net/10203/85215
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 49 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0