Multisource Clock Tree Synthesis Through Sink Clustering and Fast Clock Latency Prediction

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 37
  • Download : 0
Multisource clock tree consists of a number of local clock trees rooted at respective tap drivers, which are then connected to a clock source through H-tree. We address two key problems for the synthesis of multisource clock tree: clock sink clustering for constructing local clock trees, and the decision of the number of trees. Weight-balanced k-means clustering is applied for the first problem; sinks of the same cluster are localized and the load capacitances of tap drivers are balanced as much as possible. The number of trees can be searched in exhaustive fashion, while clock latency of local trees is estimated with fast CNN-based model. Experiments with a few test circuits demonstrate that clock latency is reduced by 11.8 % on average, while synthesis runtime is reduced by 64% thanks to CNN model.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2023-05-22
Language
English
Citation

56th IEEE International Symposium on Circuits and Systems, ISCAS 2023

ISSN
0271-4302
DOI
10.1109/ISCAS46773.2023.10181849
URI
http://hdl.handle.net/10203/315839
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0