Circuit-Level Memory Cell Simulation of Magnetic Bloch Line Racetrack Memory

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 398
  • Download : 0
The Bloch line (BL) racetrack memory (RTM) has recently been proposed as a novel device to overcome the problems of the conventional domain wall (DW) RTM such as stochastic shift and high shift threshold current due to process-induced roughness. In this work, we assess the performance of BL RTM memory cells by conducting circuit-level simulations. A micromagnetics-SPICE hybrid simulation framework is proposed and implemented as an optimal solution to guarantee both computational efficiency and micromagnetics-level accuracy. The feasibility of multibit BL memory operations is demonstrated as the stochastic Landau-Lifshitz-Gilbert (s-LLG) and Monte-Carlo (MC) simulations are carried out at room temperature to take into account the temperature effect and process-induced device mismatch. Furthermore, some crucial considerations in designing and optimizing the BL memory are addressed.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2023-08
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON MAGNETICS, v.59, no.8

ISSN
0018-9464
DOI
10.1109/TMAG.2023.3288400
URI
http://hdl.handle.net/10203/311462
Appears in Collection
PH-Journal Papers(저널논문)EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0