(A) study of 1T DRAM using buried double-well junction on a bulk-Si wafer매립 이중 접합을 이용한 1T DRAM 연구

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 57
  • Download : 0
As DRAM scaling continues, development becomes more difficult due to insufficient amount of capacitor charge and increased process difficulty. Therefore, although research on capacitor-less DRAM such as SOI has been actively conducted, the possibility of implementation is low due to economic feasibility and density problems. This paper presents the possibility of 1T DRAM through buried junction instead of SOI as 1T DRAM. The latch-up characteristics that can be sensed while maintaining the existing process and cell density were confirmed through measurement. In addition, it was confirmed that the level was equivalent to that of DRAM, and there was no specificity in terms of durability. In conclusion, I think that the characteristics of 1T DRAM using buried junction have been confirmed and suggested a new direction for capacitor-less DRAM.
Advisors
Choi, Yang-Kyuresearcher최양규researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2022
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2022.2,[ii, 47 p. :]

URI
http://hdl.handle.net/10203/309461
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=997164&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0