(A) strategy for optimizing low operating voltage in a gate-less and capacitor-less silicon biristor게이트와 캐패시터가 없는 바이리스터 소자의 낮은 동작 전압을 위한 최적화 전략

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 115
  • Download : 0
A pure silicon-based biristor with low latch-up voltage operation and wide latch window was studied using numerical simulations. Various parameters were optimized, including the doping concentrations of the emitter, base and collector as well as the geometric dimensions of the base length and base diameter. An optimization methodology that considers the physical influences of each parameter mentioned above can provide insightful guidance for actual device fabrication. A pure silicon biristor with both low operating voltage and a wide sensing window, without capacitor, gate and gate insulator, can be applied for post-DRAM technology.
Advisors
Choi, Yang Kyuresearcher최양규researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2019
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2019.8,[32 p. :]

Keywords

biristor▼alatch-up voltage▼alatch-down voltage▼alatch window▼a1T-DRAM▼aZRAM▼acapacitorless DRAM; DRAM▼a1T-DRAM▼a바이리스터▼a게이트▼a캐패시터

URI
http://hdl.handle.net/10203/283041
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=875335&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0