A 320μV-Output Ripple and 90ns-Settling Time at 0.5V Supply Digital-Analog-Hybrid LDO Using Multi-Level Gate-Voltage Generator and Fast-Decision PD Detector

Cited 7 time in webofscience Cited 8 time in scopus
  • Hit : 205
  • Download : 0
This work presents a digital-analog-hybrid LDO (HLDO) using a multi-level gate-voltage generator (MGG) to achieve a small output ripple (VR) and a fast-transient response. Using the MGG that can partially turn on transistors in the power MOSFET (Mp) and thus reduce Mp's LSB current, VR was limited to less than 320 μV. Also, a fast-decision PD detector having a non-zero decision level expedited the switching of transistors in Mp, thereby reducing the settling time to less than 90 ns.
Publisher
Institute of Electrical and Electronics Engineers Inc.
Issue Date
2018-09-05
Language
English
Citation

44th IEEE European Solid State Circuits Conference, ESSCIRC 2018, pp.94 - 97

DOI
10.1109/ESSCIRC.2018.8494243
URI
http://hdl.handle.net/10203/269566
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0