High multiplication factor capacitor multiplier for an on-chip PLL loop filter

Cited 29 time in webofscience Cited 31 time in scopus
  • Hit : 520
  • Download : 0
A capacitor multiplier with a high multiplication factor and low power consumption is proposed to integrate a large capacitor of a phase-locked loop (PLL) loop filter in a small chip area. The proposed capacitor multiplier makes capacitance of 516.8 pF using an on-chip capacitor of 7.95 pF with current consumption of 100 mu A. An integer-N PLL with a channel space of 1 MHz was fabricated with a 0.18 mu m CMOS technology to employ the proposed capacitor multiplier.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2009-02
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.45, no.5, pp.239 - U8

ISSN
0013-5194
DOI
10.1049/el:20092874
URI
http://hdl.handle.net/10203/264091
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 29 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0