Method and apparatus for digital error correction for binary successive approximation ADCSAR ADC를 위한 디지털 에러수정기법

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 319
  • Download : 0
An apparatus for digital error correction in a successive approximation (SAR) analog to digital converter (ADC) includes a binary weighted digital to analog converter (DAC) which can be virtually divided into multiple sub-DACs for redundancy insertion; and a comparator configured to compare the analog input with a DAC level corresponding to digital. The apparatus further includes a register and control logic unit configured to control a switching operation for DAC and to add output codes obtained from sub-DACs to output the added code as a final A/D converted code.
Assignee
KAIST
Country
US (United States)
Issue Date
2011-07-26
Application Date
2009-10-29
Application Number
12588819
Registration Date
2011-07-26
Registration Number
07986253
URI
http://hdl.handle.net/10203/237055
Appears in Collection
EE-Patent(특허)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0