Digital error correction technique for binary decision successive approximation ADCs

Cited 6 time in webofscience Cited 6 time in scopus
  • Hit : 392
  • Download : 133
A digital error correction technique with negligible hardware overhead is proposed for binary successive approximation ADCs. A redundant decision phase is inserted between the normal SAR operations, and the coarse decision error caused by incomplete DAC settling is corrected by a digital code addition. The relaxed DAC settling requirement for coarse decision increases the conversion speed.
Publisher
INST ENGINEERING TECHNOLOGY-IET
Issue Date
2009-04
Language
English
Article Type
Article
Citation

ELECTRONICS LETTERS, v.45, no.8, pp.395 - 396

ISSN
0013-5194
DOI
10.1049/el.2009.3738
URI
http://hdl.handle.net/10203/10722
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0