Highly linear and low noise differential bipolar MOSFET down-converter in CMOS process

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 338
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorNam I.ko
dc.contributor.authorMoon H.ko
dc.contributor.authorKwon K.ko
dc.date.accessioned2013-03-09T00:20:08Z-
dc.date.available2013-03-09T00:20:08Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2009-
dc.identifier.citationELECTRONICS LETTERS, v.45, no.11, pp.548 - 549-
dc.identifier.issn0013-5194-
dc.identifier.urihttp://hdl.handle.net/10203/94789-
dc.description.abstractA highly linear, low noise differential down-converter employing a new linearisation technique derived from composite transistors, i.e. nMOSFET and vertical NPN BJT, is proposed and implemented in a 0.18 mu m CMOS technology. It draws 1 mA from a 2.5 V supply voltage and has a voltage gain of 13 dB, a double-sideband noise figure of 9.5 dB, an IIP2 of more than 49 dBm, and an IIP3 of 6.5 dBm.-
dc.languageEnglish-
dc.publisherINST ENGINEERING TECHNOLOGY-IET-
dc.subjectTRANSISTOR-
dc.titleHighly linear and low noise differential bipolar MOSFET down-converter in CMOS process-
dc.typeArticle-
dc.identifier.wosid000266264900014-
dc.identifier.scopusid2-s2.0-66249126517-
dc.type.rimsART-
dc.citation.volume45-
dc.citation.issue11-
dc.citation.beginningpage548-
dc.citation.endingpage549-
dc.citation.publicationnameELECTRONICS LETTERS-
dc.identifier.doi10.1049/el.2009.3676-
dc.contributor.localauthorKwon K.-
dc.contributor.nonIdAuthorNam I.-
dc.contributor.nonIdAuthorMoon H.-
dc.type.journalArticleArticle-
dc.subject.keywordPlusTRANSISTOR-
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0