A DLL-based frequency synthesizer with selective reuse of a delay cell scheme for 2.4 GHz ISM band

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 379
  • Download : 0
This work describes a 2.4 GHz frequency synthesizer based on a delay-locked loop (DLL). Because the proposed frequency synthesizer is basically developed from a DLL, it has no jitter accumulation thereby resulting in a low close-in phase noise of -105 dBc/Hz. Although only 9 delay cells are used, the proposed delay cell reusing scheme realizes frequency multiplication factors greater than 240 and provides multiple frequency output with the resolution of phase detector (PD) comparison frequency. This architecture has been verified by implementing the synthesizer in a 0.18 mum CMOS technology.
Publisher
IEICE-Inst Electronics Information Communications Eng
Issue Date
2005
Language
English
Article Type
Letter
Citation

IEICE TRANSACTIONS ON ELECTRONICS, v.E88C, no.1, pp.149 - 153

ISSN
0916-8524
DOI
10.1093/ietele/E88-C.1.149
URI
http://hdl.handle.net/10203/89766
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0