Analysis and design of multistage low-phase-noise CMOS LC-ring oscillators

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 343
  • Download : 0
A novel CMOS LC oscillator architecture combining an LC tuned oscillator and a ring structure is presented as a new design topology to deliver improved phase noise for multiphase applications. The relative enhancement in the phase noise is estimated using a linear noise modeling approach. A three-stage LC-ring oscillator fabricated in a 0.6 mm CMOS technology achieves measured phase noise of -132dBc/Hz at 600 kHz offset from a 900 MHz carrier and dissipates 20 mW with a 2.5 V power supply.
Publisher
IEICE-Inst Electronics Information Communications Eng
Issue Date
2005
Language
English
Article Type
Article
Keywords

VCOS

Citation

IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, v.E88A, no.4, pp.1084 - 1089

ISSN
0916-8508
URI
http://hdl.handle.net/10203/89143
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0