FinFET for Terabit Era

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 758
  • Download : 0
A FinFET, a novel double-gate device structure is capable of scaling well into the nanoelectronics regime. High-performance CMOS FinFETs , fully depleted silicon-on-insulator (FDSOI) devices have been demonstrated down to 15 nm gate length and are relatively simple to fabricate, which can be scaled to gate length below 10 nm. In this paper, some of the key elements of these technologies are described including sub-lithographic pattering technology, raised source/drain for low series resistance, gate work-function engineering for threshold voltage adjustment as well as metal gate technology, channel roughness on carrier mobility, crystal orientation effect, reliability issues, process variation effects, and device scaling limit.
Publisher
IEEk Publication Center
Issue Date
2004-03
Language
English
Citation

JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.4, no.1, pp.1 - 11

ISSN
1598-1657
URI
http://hdl.handle.net/10203/85195
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0