DC Field | Value | Language |
---|---|---|
dc.contributor.author | b.t.lee | ko |
dc.contributor.author | j.w.park | ko |
dc.contributor.author | k.s.park | ko |
dc.contributor.author | c.h.lee | ko |
dc.contributor.author | s.w.paik | ko |
dc.contributor.author | s.d.lee | ko |
dc.contributor.author | jung.b.choi | ko |
dc.contributor.author | k.s.min | ko |
dc.contributor.author | j.s.park | ko |
dc.contributor.author | s.y.hahn | ko |
dc.contributor.author | t.j.park | ko |
dc.contributor.author | Shin, Hyung-Cheol | ko |
dc.contributor.author | s.c.hong | ko |
dc.contributor.author | kwyro lee | ko |
dc.contributor.author | h.c.kwon | ko |
dc.contributor.author | s.i.park | ko |
dc.contributor.author | k.t.kim | ko |
dc.contributor.author | k-h.yoo | ko |
dc.date.accessioned | 2013-02-27T23:52:26Z | - |
dc.date.available | 2013-02-27T23:52:26Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 1998-12 | - |
dc.identifier.citation | SEMICONDUCTOR SCIENCE AND TECHNOLOGY, v.13, no.12, pp.1463 - 1467 | - |
dc.identifier.issn | 0268-1242 | - |
dc.identifier.uri | http://hdl.handle.net/10203/71574 | - |
dc.description.abstract | A new device structure for a single-electron-tunnelling transistor with a dual-gate geometry has been fabricated based on the silicon-on-insulator structure prepared by SIMOX wafers. The split gate of the transistor is the lower-level gate and located similar to 20 nm above the inversion layer 2DEG active channel, which yields strong carrier confinement with a fully controllable tunnelling potential barrier. The transistor operates at low temperatures and exhibits single-electron tunnelling behaviour through a nano-size quantum dot. The Coulomb blockade oscillation is demonstrated at 15 mK and its periodicity is 16.4 mV in the upper gate voltage. For the nonlinear transport regime, Coulomb staircases are clearly observed up to four current steps in the range of 100 mV drain-source bias. The I-V characteristics near zero bias display a typical Coulomb gap due to the one-electron charging effect. From the width of the blockade regime the dot capacitance is estimated to be similar to 13 aF. | - |
dc.language | English | - |
dc.publisher | IOP PUBLISHING LTD | - |
dc.subject | SINGLE-ELECTRON TRANSISTOR | - |
dc.subject | ROOM-TEMPERATURE | - |
dc.subject | TRANSPORT | - |
dc.title | Fabrication of a dual-gate-controlled Coulomb blockade transistor based on a silicon-on-insulator structure | - |
dc.type | Article | - |
dc.identifier.wosid | 000077369000021 | - |
dc.type.rims | ART | - |
dc.citation.volume | 13 | - |
dc.citation.issue | 12 | - |
dc.citation.beginningpage | 1463 | - |
dc.citation.endingpage | 1467 | - |
dc.citation.publicationname | SEMICONDUCTOR SCIENCE AND TECHNOLOGY | - |
dc.identifier.doi | 10.1088/0268-1242/13/12/024 | - |
dc.contributor.localauthor | Shin, Hyung-Cheol | - |
dc.contributor.nonIdAuthor | b.t.lee | - |
dc.contributor.nonIdAuthor | j.w.park | - |
dc.contributor.nonIdAuthor | k.s.park | - |
dc.contributor.nonIdAuthor | c.h.lee | - |
dc.contributor.nonIdAuthor | s.w.paik | - |
dc.contributor.nonIdAuthor | s.d.lee | - |
dc.contributor.nonIdAuthor | jung.b.choi | - |
dc.contributor.nonIdAuthor | k.s.min | - |
dc.contributor.nonIdAuthor | j.s.park | - |
dc.contributor.nonIdAuthor | s.y.hahn | - |
dc.contributor.nonIdAuthor | t.j.park | - |
dc.contributor.nonIdAuthor | s.c.hong | - |
dc.contributor.nonIdAuthor | kwyro lee | - |
dc.contributor.nonIdAuthor | h.c.kwon | - |
dc.contributor.nonIdAuthor | s.i.park | - |
dc.contributor.nonIdAuthor | k.t.kim | - |
dc.contributor.nonIdAuthor | k-h.yoo | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordPlus | SINGLE-ELECTRON TRANSISTOR | - |
dc.subject.keywordPlus | ROOM-TEMPERATURE | - |
dc.subject.keywordPlus | TRANSPORT | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.