153181 | VLSH: Voronoi-based Locality Sensitive Hashing Loi, Tieu Lin; Heo, Jae-Pil; Lee, Junghwan; Yoon, Sung-Eui, 2013 IEEE/RSJ International Conference on Intelligent Robots and System, pp.5345 - 5352, IEEE, 2013-11-06 |
153182 | VLSI architecture for deep convolutional neural networks = 심층 컨볼루셔널 신경망을 위한 VLSI 구조link Jo, Jihyuck; Park, In-Cheol; et al, 한국과학기술원, 2018 |
153183 | VLSI architecture for turbo and LDPC convolutional codes = 터보 및 LDPC 컨볼루션 코드를 위한 VLSI 구조link Yoo, Injae; 유인재; et al, 한국과학기술원, 2017 |
153184 | VLSI architecture for wavelet vector quantization in wireless image communication = 무선 영상 통신을 위한 웨이블릿 벡터 양자화의 VLSI 구조 연구link Paek, Seung-Kwon; 백승권; et al, 한국과학기술원, 1999 |
153185 | VLSI architecture of List Sphere Decoder Kim H.-S.; Seo S.-H.; Park, Sin Chong, 9th International Conference on Advanced Communication Technology, ICACT 2007, v.3, pp.1693 - 1696, 2007-02-12 |
153186 | VLSI architectures for the wavelet-based video coding system = 웨이블릿 기반 비디오 코딩 시스템을 위한 VLSI 구조link Baek, Yun-Ju; 백윤주; et al, 한국과학기술원, 1997 |
153187 | VLSI Chips for Intelligent Speech Acquisition and Information Extraction based on Human Auditory Models Lee, Soo-Young, International Conference on Information Acquisition, pp.0 - 0, 2004-06 |
153188 | VLSI design using redundant binary number system : arithmetic components for floating-point datapath unit = 잉여 이진수 시스템을 이용한 VLSI 시스템 설계 : 부동소수점 연산기로의 적용link Han, Kyung-Nam; 한경남; et al, 한국과학기술원, 2002 |
153189 | VLSI Implementaion of Radial Basis Fuction Network with Learning Capability Choi, Y.K.; Cho, J.; Lee, Soo-Young, International Conference on Neural Information Processing, pp.1341 - 1346, 1995-10 |
153190 | VLSI implementation for high-throughput turbo decoder with parallel architecture = 병렬 구조를 가지는 고속 터보 디코드의 VLSI 구현link Kwak, Jae-Young; 곽재영; et al, 한국과학기술원, 2003 |
153191 | VLSI Implementation for Interpolation-based Matrix Inversion for 802.11n Receivers Park, Sin Chong, ITC-CSCC2007 |
153192 | VLSI Implementation for Interpolation-based Matrix Inversion for MIMO-OFDM Receivers Park, Sin Chong, WSEAS |
153193 | VLSI implementation of area-efficient list sphere decoder Lee S.; Lee J.; Park, Sin Chong, 2006 International Conference on Communication Technology, ICCT '06, 2006-11-27 |
153194 | VLSI Implementation of Area-efficient List Sphere Decoder Park, Sin Chong, ISPACS 2006 |
153195 | VLSI implementation of ATM layer functions for ATM UNI/NNI Choi, SH; Kim, YS; Han, YM; Park, Hong-Shik, ITC-CSCC, v.49, no.6, pp.269 - 273, 대한전자공학회, 1996 |
153196 | VLSI implementation of decoder for decompressing fractal-based compressed image Kim, KH; Hong, CY; Kim, Lee-Sup, Proceedings of the 1998 IEEE International Symposium on Circuits and Systems, ISCAS. Part 5 (of 6), pp.221 - 224, IEEE, 1998-05-31 |
153197 | VLSI Implementation of List Sphere Decode Park, Sin Chong, ICCCA 2006 |
153198 | VLSI Implementation of List Sphere Decoder Park, Sin Chong, ITC-CSCC2006 |
153199 | VLSI Implementation of Multi-Layer Bidirectional Associative Memory Choi, Y.K.; Jeong, D.G.; Lee, Soo-Young, 2nd Annual Meeting of Korean Neural Network Study Group, 1991-06 |
153200 | VLSI implementation of neural network with on-chip learning capability = 학습능력을 가지는 신경회로망의 VLSI 구현link Choi, Yoon-Kyung; 최윤경; et al, 한국과학기술원, 1996 |