SCALING THE SI METAL-OXIDE-SEMICONDUCTOR FIELD-EFFECT TRANSISTOR INTO THE 0.1-MU-M REGIME USING VERTICAL DOPING ENGINEERING

Cited 26 time in webofscience Cited 31 time in scopus
  • Hit : 665
  • Download : 0
Conventional scaling of the Si MOSFET into the deep submicron regime requires high substrate doping levels. This extracts a severe speed penalty, if lower standby power consumption (i.e., good subthreshold behavior) is to be maintained. We explore the scaling of fully depleted silicon-on-insulator (SOI) structures, and show, both analytically and by numerical simulation, how the horizontal leakage is controlled by vertical doping engineering. Our analysis allows different structures to be evaluated in terms of a natural length scale indicating good subthreshold behavior. Finally, we describe how retrograde doping may be used to mimic the SOI concept in bulk Si. Our results show good subthreshold behavior in the deep submicron regime can be achieved without large junction capacitance, high threshold voltage, or heavy channel doping.
Publisher
AMER INST PHYSICS
Issue Date
1991-12
Language
English
Article Type
Article
Keywords

SOI MOSFETS; THRESHOLD-VOLTAGE; DESIGN; GATE

Citation

APPLIED PHYSICS LETTERS, v.59, no.25, pp.3315 - 3317

ISSN
0003-6951
DOI
10.1063/1.105717
URI
http://hdl.handle.net/10203/67373
Appears in Collection
MS-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 26 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0