A low-phase noise quadrature VCO design in CMOS technologyCMOS 기술을 이용한 낮은 위상잡음 특성을 갖는 4-위상 전압제어발진기 설계

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 552
  • Download : 0
This thesis presents a source-injection parallel coupled (SIPC) quadrature VCO (QVCO) topology. In the proposed SIPC-QVCO, compare to the conventional parallel-coupled LC-QVCO (P-QVCO), the coupling transistors are configured in a way so that the 1/f noise, contributed by the coupling transistors at the output, can be avoided. The newly proposed SIPC-QVCO and conventional P-QVCO are fabricated based on 0.25$\mum$ CMOS technology. The phase noise of SIPC-QVCO measured at 1.5GHz shows more than 10dB improvement than that of the conventional P-QVCO over the offset frequency range of 10k~1MHz while dissipating the same amount of power.
Advisors
Lee, Sang-Gugresearcher이상국researcher
Description
한국정보통신대학교 : 공학부,
Publisher
한국정보통신대학교
Issue Date
2004
Identifier
392377/225023 / 020024116
Language
eng
Description

학위논문(석사) - 한국정보통신대학교 : 공학부, 2004, [ iii, 39 p. ]

Keywords

Low-Phase noise quadrature VCO design; CMOS technology

URI
http://hdl.handle.net/10203/55293
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=392377&flag=dissertation
Appears in Collection
School of Engineering-Theses_Master(공학부 석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0