High-performance and reliable architecture synthesis problems in system-on-chip design시스템 온 칩 설계에서의 고속 및 신뢰성 있는 아키텍쳐 합성

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 401
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorKim, Taew-Han-
dc.contributor.advisor김태환-
dc.contributor.authorUm, Jun-Hyung-
dc.contributor.author엄준형-
dc.date.accessioned2011-12-13T05:20:14Z-
dc.date.available2011-12-13T05:20:14Z-
dc.date.issued2003-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=181176&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/32829-
dc.description학위논문(박사) - 한국과학기술원 : 전산학전공, 2003.2, [ 1[iii], 18 p. ]-
dc.description.abstractIn this thesis, we address four architecture synthesis and optimization problems that are highly important in system-on-chip (SoC) design: (1) an optimal architecture synthesis of arithmetic circuit using carry-save-adders, (2) layout-aware architecutre synthesis of arithmetic circuits, (3) layout-driven resource sharing in data path synthesis, and (4) code placement with selective cache activity minimization for embedded real-time system design.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectCode placement Optimization-
dc.subjectArithmetic Optimization-
dc.subjectHigh-level Synthesis-
dc.subjectSystem-on-Chip-
dc.subjectResource Sharing-
dc.subject자원 공유 최적화-
dc.subject코드 배열 최적화-
dc.subject연산기 최적화-
dc.subject상위단계 합성-
dc.subject시스템 온 칩-
dc.titleHigh-performance and reliable architecture synthesis problems in system-on-chip design-
dc.title.alternative시스템 온 칩 설계에서의 고속 및 신뢰성 있는 아키텍쳐 합성-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN181176/325007-
dc.description.department한국과학기술원 : 전산학전공, -
dc.identifier.uid000995223-
dc.contributor.localauthorKim, Taew-Han-
dc.contributor.localauthor김태환-
Appears in Collection
CS-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0