H-Band Power Amplifiers in 65-nm CMOS by Adopting Output Power Maximized G(max)-Core and Transmission Line-Based Zero-Degree Power Networks

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 100
  • Download : 0
This article proposes high-gain, high-output-power, and high-power-added efficiency (PAE) power amplifiers (PAs) by adopting an output power maximized (OPM) maximum achievable gain ( G(max))-core with the transmission line (TL)-based zero-degree power combiners (ZDCs) and zero-degree splitters (ZDSs). By utilizing the proposed small- and large-signal twoport network parameter-based analysis for implementing the G(max)-core, the last-stage OPM G(max)-core can maximize largesignal output power and small-signal gain at the same time. In addition, by adopting the G(max)-concept in all amplifying stages, the amount of gain per stage can be maximized, leading to higher PAE. For implementing the low-loss power combining (PC) and splitting networks, ZDC and ZDS are adopted. By adopting the proposed OPM G(max)-core and ZDCs and ZDSs, six-stage 250-GHz two- and four-way PC PAs are implemented in a 65-nm CMOS process. The two PAs achieve P-sat of 9.2 and 10.5 dBm, OP1 dB of 6 and 7.7 dBm, PAE of 4.6% and 2.8%, and power gains of 28 and 26 dB at 245 and 243 GHz, respectively.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2023-11
Language
English
Article Type
Article
Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.58, no.11, pp.3089 - 3102

ISSN
0018-9200
DOI
10.1109/JSSC.2023.3299735
URI
http://hdl.handle.net/10203/314751
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0