Effect of Floating Gate Insertion on the Analog States of Ferroelectric Field-Effect Transistors

Cited 5 time in webofscience Cited 0 time in scopus
  • Hit : 116
  • Download : 0
In this work, we propose a structural approach to mitigate device-to-device variation and performance degradation of ferroelectric (FE) field-effect transistors (FeFETs) due to the inhomogeneity of FE and dielectric (DE) phases of the FE layer. We found that by inserting a floating gate below the FE layer, the polarization effect of FE grains is equalized, thus suppressing the formation of an undesired current percolation path through the channel of the FeFET. This also results in a wider memory window and improved device variation, which ultimately improves the accuracy of in-memory computing. We believe that the proposed approach could be an important strategy enabling reliable and unified operation of FeFETs with the scaling of device.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2023-01
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON ELECTRON DEVICES, v.70, no.1, pp.349 - 353

ISSN
0018-9383
DOI
10.1109/TED.2022.3223640
URI
http://hdl.handle.net/10203/305134
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 5 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0