Deep Reinforcement Learning-Based Optimal Decoupling Capacitor Design Method for Silicon Interposer-Based 2.5-D/3-D ICs

Cited 39 time in webofscience Cited 0 time in scopus
  • Hit : 140
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorPark, Hyunwookko
dc.contributor.authorKim, Seonggukko
dc.contributor.authorKim, Youngwooko
dc.contributor.authorKim, Jounghoko
dc.contributor.authorPark, Junyongko
dc.contributor.authorKim, Subinko
dc.contributor.authorCho, Kyungjunko
dc.contributor.authorLho, Daehwanko
dc.contributor.authorJeong, Seungtaekko
dc.contributor.authorPark, Shinyoungko
dc.contributor.authorPark, Gapyeolko
dc.contributor.authorSim, Boogyoko
dc.date.accessioned2021-03-26T03:35:36Z-
dc.date.available2021-03-26T03:35:36Z-
dc.date.created2020-04-08-
dc.date.issued2020-03-
dc.identifier.citationIEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, v.10, no.3, pp.467 - 478-
dc.identifier.issn2156-3950-
dc.identifier.urihttp://hdl.handle.net/10203/282083-
dc.description.abstractIn this article, we first propose a deep reinforcement learning (RL)-based optimal decoupling capacitor (decap) design method for silicon interposer-based 2.5-D/3-D integrated circuits (ICs). The proposed method provides an optimal decap design that satisfies target impedance with a minimum area. Using deep RL algorithms based on reward feedback mechanisms, an optimal decap design guideline can be derived. For verification, the proposed method was applied to test power distribution networks (PDNs) and self-PDN impedance was compared with full search simulation results. We successfully verified by the full search simulation that the proposed method provides one of the solution sets. Conventional approaches are based on complex analytical models from power integrity (PI) domain expertise. However, the proposed method requires only specifications of the PDN structure and decap, along with a simple reward model, achieving fast and accurate data-driven results. Computing time of the proposed method was a few minutes, significantly reduced than that of the full search simulation, which took more than a month. Furthermore, the proposed deep RL method covered up to 10(17)-10(18) cases, an approximately 10(12)-10(13) order increase compared to the previous RL-based methods that did not utilize deep-learning techniques.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleDeep Reinforcement Learning-Based Optimal Decoupling Capacitor Design Method for Silicon Interposer-Based 2.5-D/3-D ICs-
dc.typeArticle-
dc.identifier.wosid000520493900013-
dc.identifier.scopusid2-s2.0-85082007816-
dc.type.rimsART-
dc.citation.volume10-
dc.citation.issue3-
dc.citation.beginningpage467-
dc.citation.endingpage478-
dc.citation.publicationnameIEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY-
dc.identifier.doi10.1109/TCPMT.2020.2972019-
dc.contributor.nonIdAuthorKim, Youngwoo-
dc.contributor.nonIdAuthorKim, Joungho-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorDecoupling capacitor-
dc.subject.keywordAuthordeep reinforcement learning (RL)-
dc.subject.keywordAuthorpower distribution network (PDN)-
dc.subject.keywordAuthorsilicon interposer-
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 39 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0