An Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators

Cited 29 time in webofscience Cited 15 time in scopus
  • Hit : 374
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorKim, Juyeopko
dc.contributor.authorLim, Younghyunko
dc.contributor.authorYoon, Heeinko
dc.contributor.authorLee, Yongsunko
dc.contributor.authorPark, Hangiko
dc.contributor.authorCho, Yoonseoko
dc.contributor.authorSeong, Taehoko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2019-12-17T07:20:03Z-
dc.date.available2019-12-17T07:20:03Z-
dc.date.created2019-12-13-
dc.date.created2019-12-13-
dc.date.created2019-12-13-
dc.date.created2019-12-13-
dc.date.created2019-12-13-
dc.date.issued2019-12-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.54, no.12, pp.3466 - 3477-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/269787-
dc.description.abstractThis article presents a cascaded architecture of a frequency synthesizer to generate ultra-low-jitter output signals in a millimeter-wave (mmW) frequency band from 28 to 31 GHz. The mmW-band injection-locked frequency multiplier (ILFM) placed at the second stage has a wide bandwidth so that the performance of the jitter of this frequency synthesizer is determined by the GHz-band, digital subsampling phase-locked loop (SSPLL) at the first stage. To suppress the quantization noise of the digital SSPLL while using a small amount of power, the optimally spaced voltage comparators (OSVCs) are presented as a voltage quantizer. This article was designed and fabricated using 65-nm CMOS technology. In measurements, this prototype frequency synthesizer generated output signals in the range of 28–31 GHz, with an rms jitter of less than 80 fs and an integrated phase noise (IPN) of less than −40 dBc. The active silicon area was 0.32 mm 2 , and the total power consumption was 41.8 mW.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleAn Ultra-Low-Jitter, mmW-Band Frequency Synthesizer Based on Digital Subsampling PLL Using Optimally Spaced Voltage Comparators-
dc.typeArticle-
dc.identifier.wosid000502721200020-
dc.identifier.scopusid2-s2.0-85072524537-
dc.type.rimsART-
dc.citation.volume54-
dc.citation.issue12-
dc.citation.beginningpage3466-
dc.citation.endingpage3477-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/jssc.2019.2936765-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorKim, Juyeop-
dc.contributor.nonIdAuthorLim, Younghyun-
dc.contributor.nonIdAuthorYoon, Heein-
dc.contributor.nonIdAuthorLee, Yongsun-
dc.contributor.nonIdAuthorPark, Hangi-
dc.contributor.nonIdAuthorCho, Yoonseo-
dc.contributor.nonIdAuthorSeong, Taeho-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle; Proceedings Paper-
dc.subject.keywordAuthorFrequency synthesizers-
dc.subject.keywordAuthorVoltage-controlled oscillators-
dc.subject.keywordAuthorJitter-
dc.subject.keywordAuthorPhase locked loops-
dc.subject.keywordAuthorPhase noise-
dc.subject.keywordAuthorSynthesizers-
dc.subject.keywordAuthorClocks-
dc.subject.keywordAuthorCascaded-
dc.subject.keywordAuthordigital phase-locked loop (DPLL)-
dc.subject.keywordAuthorfrequency synthesizer-
dc.subject.keywordAuthorintegrated phase noise (IPN)-
dc.subject.keywordAuthorjitter-
dc.subject.keywordAuthormillimeter-waveband (mmW-band)-
dc.subject.keywordAuthorsubsampling-
dc.subject.keywordPlusSUB-SAMPLING PLL-
dc.subject.keywordPlusTUNING RANGE-
dc.subject.keywordPlusPHASE-NOISE-
dc.subject.keywordPlusLC-VCO-
dc.subject.keywordPlusLOOP-
dc.subject.keywordPlusOSCILLATOR-
dc.subject.keywordPlusMULTIPLIER-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 29 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0