(An) ultra-low power logarithmic power detector초-저전력 로그 전력 검출기

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 288
  • Download : 0
This thesis presents two types of ultra-low power CMOS logarithmic power detectors with a 65nm CMOS process. Each proposed power detector consists of a rectifier and a logarithmic circuit. MOS transistors at both rectifiers all operate in the sub-threshold region. The logarithmic circuit of the first proposed power detector follows a conventional feedback type, and the second proposed power detector is implemented with a sub-threshold operating MOS transistor load, which is newly suggested in this thesis. The active areas of power detectors are $125 \mu m \times 40 \mu m$ and $60 \mu m \times 55 \mu m$. The proposed power detectors consume $8.11 \mu W and 0.2 \mu W$, respectively, under a 0.6V supply, and dynamic ranges are 41 dB and 21 dB, respectively, with $\pm$ 1 dB error at 915MHz.
Advisors
Lee, Sang-Gugresearcher이상국researcher
Description
한국과학기술원 :전기및전자공학부,
Publisher
한국과학기술원
Issue Date
2018
Identifier
325007
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2018.2,[v, 32 p. :]

Keywords

CMOS▼apower detector▼areceived signal strength indicator (RSSI)▼alogarithmic circuit▼aultra-low power▼awireless sensor networks (WSNs); 상보성 금속 산화막 반도체▼a전력 검출기▼a입력 신호 세기 측정 장치▼a로그 회로▼a초저전력▼a무선센서 네트워크

URI
http://hdl.handle.net/10203/266878
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=734197&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0