A 0.1-1.5-GHz Wide Harmonic-Locking-Free Delay-Locked Loop Using an Exponential DAC

Cited 7 time in webofscience Cited 6 time in scopus
  • Hit : 412
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorPark, Suneuiko
dc.contributor.authorKim, Juyeopko
dc.contributor.authorHwang, Chanwoongko
dc.contributor.authorPark, Hangiko
dc.contributor.authorYoo, Seyeonko
dc.contributor.authorSeong, Taehoko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2019-08-29T01:20:29Z-
dc.date.available2019-08-29T01:20:29Z-
dc.date.created2019-08-26-
dc.date.created2019-08-26-
dc.date.created2019-08-26-
dc.date.created2019-08-26-
dc.date.created2019-08-26-
dc.date.created2019-08-26-
dc.date.issued2019-08-
dc.identifier.citationIEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, v.29, no.8, pp.548 - 550-
dc.identifier.issn1531-1309-
dc.identifier.urihttp://hdl.handle.net/10203/266058-
dc.description.abstractThis letter presents a delay-locked loop (DLL) that can have a wide harmonic-locking-free frequency range, by using a digital-to-analog converter-based (DAC-based) band-selection circuit (BSC). The proposed exponential DAC (EDAC) used for the BSC generates a set of initial control voltages that follow a geometric sequence while satisfying the condition for avoiding harmonic locking. Thus, the BSC can cover a much wider range of frequencies free from harmonic locking than it could cover when it used a conventional, linear DAC that generated a set of control voltages following an arithmetic sequence. In this letter, the DLL was fabricated in a 65-nm CMOS and it had a measured harmonic-locking-free range from 0.1 to 1.5 GHz. The measured 1-MHz phase noise and rms jitter at 1.0 GHz were -128 dBc/Hz and 1.99 ps, respectively. The active area was 0.052 mm(2), and the power consumption was 5.5 mW.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA 0.1-1.5-GHz Wide Harmonic-Locking-Free Delay-Locked Loop Using an Exponential DAC-
dc.typeArticle-
dc.identifier.wosid000480357400014-
dc.identifier.scopusid2-s2.0-85083639010-
dc.type.rimsART-
dc.citation.volume29-
dc.citation.issue8-
dc.citation.beginningpage548-
dc.citation.endingpage550-
dc.citation.publicationnameIEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS-
dc.identifier.doi10.1109/LMWC.2019.2921718-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorPark, Suneui-
dc.contributor.nonIdAuthorKim, Juyeop-
dc.contributor.nonIdAuthorHwang, Chanwoong-
dc.contributor.nonIdAuthorPark, Hangi-
dc.contributor.nonIdAuthorYoo, Seyeon-
dc.contributor.nonIdAuthorSeong, Taeho-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorDelay-locked loop (DLL)-
dc.subject.keywordAuthordigital-to-analog converter (DAC)-
dc.subject.keywordAuthorharmonic locking-
dc.subject.keywordPlusDLL-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0