DC Field | Value | Language |
---|---|---|
dc.contributor.author | Choi, Jaehyouk | ko |
dc.contributor.author | Kim, Woonyun | ko |
dc.contributor.author | Lim, Kyutae | ko |
dc.date.accessioned | 2019-08-08T01:20:21Z | - |
dc.date.available | 2019-08-08T01:20:21Z | - |
dc.date.created | 2019-08-07 | - |
dc.date.created | 2019-08-07 | - |
dc.date.created | 2019-08-07 | - |
dc.date.issued | 2012-05 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.20, no.5, pp.969 - 973 | - |
dc.identifier.issn | 1063-8210 | - |
dc.identifier.uri | http://hdl.handle.net/10203/264114 | - |
dc.description.abstract | This paper proposes a new reference-spur elimination architecture for a charge-pump-based phase locked loop (PLL) using an edge interpolation technique. By utilizing a charge-distribution mechanism on the control voltage of the voltage-controlled oscillator, the proposed architecture is capable of suppressing high-order harmonics of the reference spur, as well as a fundamental spur. In implementation, the eight-stage edge interpolator achieved more than 16-dB additional spur suppression. In addition, the harmonics of the reference spur within a 104-MHz frequency offset, the location of the eighth harmonic of the reference spur, were dramatically suppressed. The prototype PLL was fully integrated in a 0.18-mu m CMOS technology, which occupies a 670 mu m x 640 mu m active chip area. Additional circuits for the edge interpolator consumes less than one-fifth of the total area and power. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | A Spur Suppression Technique Using an Edge-Interpolator for a Charge-Pump PLL | - |
dc.type | Article | - |
dc.identifier.wosid | 000302640200018 | - |
dc.identifier.scopusid | 2-s2.0-84859793559 | - |
dc.type.rims | ART | - |
dc.citation.volume | 20 | - |
dc.citation.issue | 5 | - |
dc.citation.beginningpage | 969 | - |
dc.citation.endingpage | 973 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS | - |
dc.identifier.doi | 10.1109/TVLSI.2011.2129602 | - |
dc.contributor.localauthor | Choi, Jaehyouk | - |
dc.contributor.nonIdAuthor | Kim, Woonyun | - |
dc.contributor.nonIdAuthor | Lim, Kyutae | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Edge interpolator | - |
dc.subject.keywordAuthor | phase locked loop (PLL) | - |
dc.subject.keywordAuthor | reference spur | - |
dc.subject.keywordPlus | SYNTHESIZER | - |
dc.subject.keywordPlus | REDUCTION | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.