Direct wafer bonding technology for large-scale InGaAs-on-insulator transistors

Cited 27 time in webofscience Cited 34 time in scopus
  • Hit : 137
  • Download : 0
Heterogeneous integration of III-V devices on Si wafers have been explored for realizing high device performance as well as merging electrical and photonic applications on the Si platform. Existing methodologies have unavoidable drawbacks such as inferior device quality or high cost in comparison with the current Si-based technology. In this paper, we present InGaAs-on-insulator (-OI) fabrication from an InGaAs layer grown on a Si donor wafer with a III-V buffer layer instead of growth on a InP donor wafer. This technology allows us to yield large wafer size scalability of III-V-OI layers up to the Si wafer size of 300 mm with a high film quality and low cost. The high film quality has been confirmed by Raman and photoluminescence spectra. In addition, the fabricated InGaAs-OI transistors exhibit the high electron mobility of 1700 cm(2)/V s and uniform distribution of the leakage current, indicating high layer quality with low defect density. (C) 2014 AIP Publishing LLC.
Publisher
AMER INST PHYSICS
Issue Date
2014-07
Language
English
Article Type
Article
Citation

APPLIED PHYSICS LETTERS, v.105, no.4

ISSN
0003-6951
DOI
10.1063/1.4891493
URI
http://hdl.handle.net/10203/250284
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 27 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0