A SONOS device with a separated charge trapping layer for improvement of charge injection

Cited 4 time in webofscience Cited 0 time in scopus
  • Hit : 395
  • Download : 788
A charge trapping layer that is separated from the primary gate dielectric is implemented on a FinFET SONOS structure. By virtue of the reduced effective oxide thickness of the primary gate dielectric, a strong gate-to-channel coupling is obtained and thus short-channel effects in the proposed device are effectively suppressed. Moreover, a high program/erase speed and a large shift in the threshold voltage are achieved due to the improved charge injection by the reduced effective oxide thickness. The proposed structure has potential for use in high speed flash memory. (C) 2017 Author(s).
Publisher
AMER INST PHYSICS
Issue Date
2017-03
Language
English
Article Type
Article
Keywords

FLASH MEMORY; GATE

Citation

AIP ADVANCES, v.7, no.3

ISSN
2158-3226
DOI
10.1063/1.4978322
URI
http://hdl.handle.net/10203/226677
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
000397862300049.pdf(9.69 MB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 4 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0