Browse "School of Electrical Engineering(전기및전자공학부)" by Author 237

Showing results 114 to 173 of 235

114
GEP2C02 : A Network Processor for Real-time Content Switching

Kyung, Chong-Min; Chang, You-Sung; Oh, Hun-Seung; Yi, Ju-Hwang; Lee, Jun-Hee; Lee, Seung-Wang; Chun, Jung-Bum, Tenth International Symposium on High Performance Computer Architecture(HPCA-10), 2004-02

115
Global Placement of Macro Cells using Self-Organization Principle

Kyung, Chong-Min; Kim, S.S., International Symposium on Circuits and Systems, 1991-06

116
Graph-Based Algorithm for Technology Mappint Under Timing Constraints

Kyung, Chong-Min; Jeong, J.C., Joint Technical Confernece on Circuits/Systems, Computers and Communications, 1990-12

117
HALO: An efficient global placement strategy for standard cells

Yang, Yeong-Yil; Kyung, Chong-Min, 1990 IEEE International Symposium on Circuits and Systems Part 4 (of 4), v.1, pp.448 - 451, 1990-05-01

118
Hardware Accelerator for Scalable Hangul Font Generation

Hwang, G.C.; Lee, Y.T.; Park, In-Cheol; Lee, T. H.; Bae, J.H.; Kyung, Chong-Min, Joint Technical Conference on Citcuits/Systems, Computers and Communications, pp.246 - 250, 대한전자공학회, 1990

119
HDL Saver Allowing Restrat after Souce Modification

Chang, Y.S.; Lee, S.J.; Park, In-Cheol; Kyung, Chong-Min, APCHDL'98, pp.23 - 27, 1998-07

120
HK386: An x86-compatible 32 bit CISC microprocessor

Kang, Y.J.; Park, S.H.; Kim, J.S.; Kim, D.T.; Maeng, S.R.; Cho,i H.; Lee, S.J.; et al, Proceedings of the 1997 Asia and South Pacific Design Automation Conference, ASP-DAC, pp.661 - 662, 1997-01-28

121
HW/SW Partitioning for Design of Packet Processors

Kyung, Chong-Min; Chun, Jung-Bum, IFIP VLSI-SoC Conference, 2005

122
Image rasterization을 위한 Edge Painting Machine의 설계 및 simulation

경종민; 최상길; 김성수; 어길수, 전자공학학술대회, pp.1492 - 1494, 1987

123
Implementation of a flexible development platform for simultaneous support of software and hardware development flow

Ahn, K.-Y.; Kim, S.; Kim, J.-M.; Kyung, Chong-Min, ASICON 2005: 2005 6th International Conference on ASIC, v.2, pp.886 - 889, 2005-10-24

124
Improving lookahead in parallel multiprocessor simulation using dynamic execution path prediction

Chung, M.-K.; Kyung, Chong-Min, 20th Workshop on Principles of Advanced and Distributed Simulation, PADS 2006, pp.11 - 18, 2006-05-24

125
In-Circuit 시스템 온 칩 검증 방법과 디버깅 환경

경종민; 이재곤; 기안도, 2003년도 대한전자공학회 하계종합학술대회 논문집 제26권 제1호, pp.1007 - 1010, 대한전자공학회, 2003

126
In-System Design Verification of Processors(Invited Paper)

Kyung, Chong-Min, COOL Chips II, pp.21 - 35, 1999-04

127
INTERACTIVE PC-BASED LOGIC DESIGN CAPTURE AND SIMULATION SYSTEM.

Choi, Hun Kyu; Kim, Sung Soo; Kwon, Yong Joon; Ahn, Young Sub; Kyung, Chong-Min, Proceedings - TENCON 87: 1987 IEEE Region 10 Conference, 'Computers and Communications Technology Toward 2000'., pp.261 - 265, IEEE, 1987-08

128
iSAVE: In-system algorithm verifier for early-stage SoC verification against actual target environment

Lee, J.-G.; Kim, H.-O.; Na, S.; Kim, Y.-I.; Kyung, Chong-Min, ASICON 2005: 2005 6th International Conference on ASIC, v.1, pp.110 - 113, 2005-10-24

129
Issues in the Design of the Marcia Internal Cache

Chang, Y.S.; Park, In-Cheol; Kyung, Chong-Min, International Conference on Chip Technology, 1998-04

130
Labeling Scheme for Fault Simulation of Combination Circuits

Kyung, Chong-Min; Kim, H.H.; Hwang, S.H., JTC-CSCC 91, 1991-07

131
Latchup 방지를 위한 Schottky-Clamped CMOS

경종민; 오춘식; 김충기, 대한전자공학회 하계종합학술대회 , v.8, no.1, pp.28 - 31, 1985

132
Layer Assignment of Functional Bolcks for 3-D Hybrid IC Planning

Kyung, Chong-Min; Lee, P.H., Proceedings of 1987 Joint Technical Conference on Circuits and Sytems, pp.93 - 98, 1987-07

133
LAYER ASSIGNMENT OF FUNCTIONAL CHIP BLOCKS FOR 3-D HYBRID IC PLANNING.

Kyung, Chong-Min; Lee, Pyeong-Han, IEEE International Conference on Computer-Aided Design: ICCAD-87 - Digest of Technical Papers., pp.198 - 201, 1987-11

134
Lifetime maximization of mobile wireless camera system

Kim, G.; Kim, J.; Kim, T.-R.; Kyung, Chong-Min, 2010 International SoC Design Conference, ISOCC 2010, pp.240 - 243, 2010 International SoC Design Conference, ISOCC 2010, 2010-11-22

135
Logic Gate 간의 상호 연결도 검증

경종민; 정자춘, 대한전자공학회 추계종합학술대회, v.8, no.2, pp.427 - 429, 대한전자공학회, 1985

136
Low-Cost VLSI Design for Motion Estimation Using a Bit-Truncation Scheme on Both Ends

Kyung, Chong-Min; Kim, Jaemoon; Kim, Giwon, IEEK Summer Conference, IEEK Summer Conference, 2010

137
Low-Power Bus Architecture Exploration Algorithm for AMBA AXI

Kyung, Chong-Min; Na, Sangkwon; Yang, Sung, 제16회 한국반도체학술대회(KCS), 2009

138
MOSFET 회로설계를 위한 spice parameter의 추출

경종민; 김효식, 대한전자공학회 추계종합학술대회 , v.7, no.2, pp.13 - 15, 1984

139
Multi-Port Gigabit Network Processor and Scalable Switch Fabric

Kyung, Chong-Min; Chang, Y.S.; Yi, J.H.; Oh, H.S.; Chun, J.B.; Lee, S.W.; Lee, J.H.; et al, COOL Chips V, pp.47 - 57, 2002-04

140
Multi-Project Chip Activities in Korea-IDEC Perspective

Kyung, Chong-Min; Park, In-Cheol; Song, H.J., ASP-DAC'97, 1997-07

141
Multimedia application extension processor(MAEP)

Na, Sangkwon; Jung, Seungrok; Kyung, Chong-Min, 2008 International SoC Design Conference, ISOCC 2008, pp.58 - 59, 2008-11-24

142
Near Optimal Scheduling in Automatic Data Path Synthesis

Park, In-Cheol; Kyung, Chong-Min, Joint Technical Conference on Circuits/Systems, Computers and Communications, pp.305 - 310, 대한전자공학회, 1990

143
Netlist Clustering with Iterative Two-Way Partitioner

경종민; 성광수, 대한전자공학회 추계종합학술대회 , v.19, no.2, pp.989 - 992, 대한전자공학회, 1996

144
NEW DESIGN RULE CHECKER BASED ON CORNER CHECKING AND BIT MAPPING

Eo, K.S.; Kyung, Chong-Min, 1985 International Symposium on Circuits and Systems - Proceedings., pp.1289 - 1292, 1985 International Symposium on Circuits and Systems - Proceedings., 1985-06

145
O(n)-time standard cell placement algorithm using constrained multi-stage graph model

Cho, H.G.; Kyung, Chong-Min, 1988 IEEE International Symposium on Circuits and Systems, Proceedings, v.2, pp.1687 - 1690, IEEE, 1988-06

146
Opportunities and Challenges of IT Collaboration with North Korea

Kyung, Chong-Min, US-Korea Conference 2007, 2007

147
Optimal Layout Algorithm for CMOS Complex Logic Modules

Kyung, Chong-Min; Kwon, Y.J., International Symposium on Circuits and Systems, 1991-06

148
Optimistic Channel Usage between Simulator and Simulation Accelerator

Kyung, Chong-Min; Lee, Jae-Gon, International SoC Design Conference(ISOCC) 2004, pp.392 - 395, 2004-10

149
Parallel Multiprocessor Simulation Using Dynamic Execution Path Prediction

Kyung, CM; Chung, Moo-Kyoung; Shim, Heejun, 13th Korean Conference on Semiconductors(KCS'2006. 한국반도체학술대회), pp.129 - 130, 2006

150
Patch Renderer : A New Parallel Hardware Architecture for Fast Polygon Rendering

Kyung, Chong-Min; S.O.Bae; G.K.Song, International Symposium on Circuits and Systems, 1991

151
Performance maximization of 3D-stacked cache memory on DVFS-enabled processor

Kang, K.; Jung, J.; Kyung, Chong-Min, 2010 International SoC Design Conference, ISOCC 2010, pp.47 - 50, 2010 International SoC Design Conference, ISOCC 2010, 2010-11-22

152
Performance-Driven Event-Based Design Mapping in Multi-FPGA Simulation Accelerator

Kyung, Chong-Min; Kwon, Young-Su; Lee, Jae-Gon, International SoC Design Conference(ISOCC) 2004, pp.218 - 221, 2004-10

153
PLA 열 또는 행의 최적 겹침쌍을 찾기위한 3단계 휴리스틱 알고리즘

경종민; 어길수, 1988년도 전기 전자공학 학술대회, pp.591 - 593, 1988

154
Power Operation Accelerator to speed up lighting in 3D Graphics

권영수; 박인철; 경종민, 대한전자공학회 추계학술대회, v.21, no.2, pp.1129 - 1132, 대한전자공학회, 1998

155
Power-Rate-Distortion Modeling for Energy Minimization of Portable Video Encoding Devices

Kyung, Chong-Min; Kim, Jaemoon; Kim, Jungsoo; Kim, Giwon, The 54th International Midwest Symposium on Circuits and Systems (MWSCAS), 2011-08-08

156
Predictive synchronization scheme between simulator and accelerator free from performance deterioration

Lee, J.-G.; Ahn, K.-Y.; Kyung, Chong-Min, 2005 International Symposium on System-on-Chip, v.2005, pp.100 - 103, 2005-11-15

157
PRISM : A New Strategy for Functional Block Layout

Kyung, Chong-Min; Lee, P.H., Joint Technical Conference on Circuits/Systems, Computers and Communications, 1990-12

158
Processor energy estimation method using cycle-approximate simulator

Byun, W.-H.; Kang, K.; Kyung, Chong-Min, 2008 International SoC Design Conference, ISOCC 2008, pp.288 - 291, 2008-11-24

159
Profile-based Workload Prediction Method for Dynamic Voltage and Frequency Scaling in Multiprocessor Embedded System

Kyung, Chong-Min; Oh, Seungyong; Kim, Jungsoo; Yoo, Sungjoo, 16th Annual IFIP International Conference On Very Large Scale Integration(IFIP-VLSI-SoC), pp.207 - 212, 2008

160
Program phase and runtime distribution-aware online DVFS for combined Vdd/Vbb scaling

Kim, Jungsoo; Yoo, Sungjoo; Kyung, Chong-Min, 2009 Design, Automation and Test in Europe Conference and Exhibition, DATE '09, pp.417 - 422, 2009-04-20

161
RACA : Raycasting에 의한 그래픽 시뮬레이터

경종민; 어길수; 최훈규, 전자공학학술대회, pp.152 - 154, 1987

162
Ray Tracing for Moving Objects

Kyung, Chong-Min; Kim, J.H., Joint Technical Conference on Circuits/Systems, Computers and Communications, 1990-12

163
Recent Trends of Embedded Systems Design Technology

Kyung, Chong-Min, US-Korea Conference 2007, 2007

164
Reducing Cross-Coupling among Interconnect Wires in Deep-Submicron Datapath Design

Kyung, Chong-Min; Yim, J.S., 36th Design Automation Conference(DAC), pp.485 - 490, 1999-06

165
Reducing transaction-level modeling effort while retaining low communication overhead for HW/SW co-emulation system

Kim, Y.-I.; Chung, M.-K.; Ki, A.; Kyung, Chong-Min, 2007 International Symposium on VLSI Design, Automation and Test, VLSI-DAT 2007, 2007-04-25

166
Resource-Optimized Synthesis of Temporal Property Checker for Functional Coverage in Co-emulation System

경종민; 김형옥; 권영수, 2003 SoC Design Conference(SDC), pp.417 - 421, 2003

167
Ringtree : A VLSI Architecture for Fast Image Generation and Processing

Kyung, Chong-Min; Eo, K.S.; Kim, S.S., International Symposium on Circuits and Systems, 1988-06

168
Ringtree: A VLSI architecture for fast image generation and processing

Eo, K.S.; Kim, S.S.; Kyung, Chong-Min, 1988 IEEE International Symposium on Circuits and Systems, Proceedings, v.1, pp.801 - 804, IEEE, 1988-06

169
SCATOMi : Scheduling Driven Circuit Partitioning Algorithmsfor Multiple FPGAs using Time-multiplexed, Off-chip, Multicasting Interconnection Architecture

경종민; 권영수, 2003년도 대한전자공학회 하계종합학술대회, v.26, no.1, pp.823 - 826, 대한전자공학회, 2003

170
SCATOMi: Scheduling driven circuit partitioning algorithm for multiple FPGAs using time-multiplexed, off-chip, multicasting interconnection architecture

Kwon, Y.-S.; Park, B.-I.; Kyung, Chong-Min, 21st International Conference on Computer Design ICCD 2003, pp.419 - 425, 2003-10-13

171
SDRAM-Stackted Multimedia Application Core(MAC) System-in-Package Design

Kyung, Chong-Min; Na, Sangkwon; Kim, Jaemoon, International Conference on Green Circuits and Systems(ICGCS), 2009

172
Search area selective reuse algorithm in motion estimation

Shim, H.; Kang, K.; Kyung, Chong-Min, IEEE International Conference onMultimedia and Expo, ICME 2007, pp.1611 - 1614, 2007-07-02

173
SEC: A simple and effective netlist clustering

Seong, K.S.; Kyoung, S.J.; Kyung, Chong-Min, Proceedings of the 1997 IEEE International Symposium on Circuits and Systems, ISCAS'97. Part 4 (of 4), v.3, pp.1688 - 1691, 1997-06-09

Discover

Type

. next

Open Access

Date issued

. next

Subject

. next

rss_1.0 rss_2.0 atom_1.0