DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ryu, Min-Ki | ko |
dc.contributor.author | Park, Sang-Hee Ko | ko |
dc.contributor.author | Hwang, Chi-Sun | ko |
dc.contributor.author | Yoon, Sung-Min | ko |
dc.date.accessioned | 2015-04-15 | - |
dc.date.available | 2015-04-15 | - |
dc.date.created | 2014-04-15 | - |
dc.date.created | 2014-04-15 | - |
dc.date.created | 2014-04-15 | - |
dc.date.issued | 2013-11 | - |
dc.identifier.citation | SOLID-STATE ELECTRONICS, v.89, pp.171 - 176 | - |
dc.identifier.issn | 0038-1101 | - |
dc.identifier.uri | http://hdl.handle.net/10203/195995 | - |
dc.description.abstract | We investigated the effect of positive bias temperature stress (PBTS) on the device stabilities of In-Ga-Zn-O thin film transistors with bottom gate and top gate structures. Under the PBTS conditions at the gate voltage of +20 V and the temperature of 60 degrees C, the turn-on voltage experienced a negative shift of -1.5 V for the top gate device, while a larger positive shift of 3.0 V was observed for the bottom gate device. From the variations in transfer characteristics at various temperatures and the discussions on the thermal activation energy, it was suggested that these different behaviors of two devices originated from interface trap densities caused by the plasma damage and the pinning of Fermi energy level for the bottom and top gate devices, respectively. It was very encouraging that the variation of the turn-on voltage could be minimized when the top gate device was fabricated to have a very controlled interface. (C) 2013 Elsevier Ltd. All rights reserved. | - |
dc.language | English | - |
dc.publisher | PERGAMON-ELSEVIER SCIENCE LTD | - |
dc.subject | OXIDE SEMICONDUCTOR | - |
dc.subject | STRESS | - |
dc.subject | ILLUMINATION | - |
dc.subject | THRESHOLD | - |
dc.title | Comparative studies on electrical bias temperature instabilities of In-Ga-Zn-O thin film transistors with different device configurations | - |
dc.type | Article | - |
dc.identifier.wosid | 000327291800028 | - |
dc.identifier.scopusid | 2-s2.0-84884479546 | - |
dc.type.rims | ART | - |
dc.citation.volume | 89 | - |
dc.citation.beginningpage | 171 | - |
dc.citation.endingpage | 176 | - |
dc.citation.publicationname | SOLID-STATE ELECTRONICS | - |
dc.identifier.doi | 10.1016/j.sse.2013.08.008 | - |
dc.contributor.localauthor | Park, Sang-Hee Ko | - |
dc.contributor.nonIdAuthor | Ryu, Min-Ki | - |
dc.contributor.nonIdAuthor | Hwang, Chi-Sun | - |
dc.contributor.nonIdAuthor | Yoon, Sung-Min | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Oxide semiconductor | - |
dc.subject.keywordAuthor | Thin-film transistor | - |
dc.subject.keywordAuthor | In-Ga-Zn-O (IGZO) | - |
dc.subject.keywordAuthor | Top-gate | - |
dc.subject.keywordAuthor | Bottom-gate | - |
dc.subject.keywordPlus | OXIDE SEMICONDUCTOR | - |
dc.subject.keywordPlus | STRESS | - |
dc.subject.keywordPlus | ILLUMINATION | - |
dc.subject.keywordPlus | THRESHOLD | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.