Address addition and decoding without carry propagation

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 283
  • Download : 0
The response time of adders is mainly determined by the carry propagation delay This letter deals with a scheme which combines the address addition and decoding together. Although addition is involved in the process, we show that it can be computed without carry propagation. Memory latency is one of the most performance limiting factors. The authors present a new decoder logic named fused add-decoder (FADEC), which performs address addition and decoding in a single process. FADEC can reduce memory latency by eliminating separate address addition cycle.
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Issue Date
1997-01
Language
English
Article Type
Letter
Citation

IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, v.E80D, no.1, pp.98 - 100

ISSN
0916-8532
URI
http://hdl.handle.net/10203/78247
Appears in Collection
RIMS Journal Papers
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0