Fabrication and characterization of silicon-on-insulator wafers

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 54
  • Download : 0
Silicon-on-insulator (SOI) wafers offer significant advantages for both Integrated circuits (ICs) and microelectromechanical systems (MEMS) devices with their buried oxide layer improving electrical isolation and etch stop function. For past a few decades, various approaches have been investigated to make SOI wafers and they tend to exhibit strength and weakness. In this review, we aim to overview different manufacturing routes for SOI wafers with specific focus on advantages and inherent challenges. Then, we look into how SOI wafers are characterized for quality assessment and control. We also provide insights towards potential future directions of SOI technology to further accelerate ever-growing IC and MEMS industries.
Publisher
SPRINGERNATURE
Issue Date
2023-11
Language
English
Article Type
Review
Citation

MICRO AND NANO SYSTEMS LETTERS, v.11, no.1

ISSN
2213-9621
DOI
10.1186/s40486-023-00181-y
URI
http://hdl.handle.net/10203/315683
Appears in Collection
ME-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0