Graphene spin transistor and graphene Rashba spin logic gate for all-electrical operation at room temperature상온에서 전기적으로만 작동하는 그래핀 스핀 트랜지스터

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 112
  • Download : 0
The present disclosure relates to a graphene spin transistor for all-electrical operation at room temperature and a logic gate using the graphene Rashba spin transistor. A graphene spin transistor of the present disclosure provides a graphene spin FET (Field Effect Transistor) for all-electrical operation at room temperature without a magnetic field or a ferromagnetic electrode by utilizing the Rashba-Edelstein effect in the graphene or the spin Hall effect of a TMDC (Transition Metal Dichalcogenide) material in order to replace CMOS transistors and extend Moore's Law, and further provides a logic gate using the graphene Rashba spin transistor.
Assignee
KAIST
Country
US (United States)
Application Date
2020-07-28
Application Number
16941122
Registration Date
2023-04-18
Registration Number
11631757
URI
http://hdl.handle.net/10203/307158
Appears in Collection
PH-Patent(특허)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0