DC Field | Value | Language |
---|---|---|
dc.contributor.author | Gupta, Dipti | ko |
dc.contributor.author | Yoo, Seunghyup | ko |
dc.contributor.author | Lee, Changhee | ko |
dc.contributor.author | Hong, Yongtaek | ko |
dc.date.accessioned | 2013-03-11T12:26:08Z | - |
dc.date.available | 2013-03-11T12:26:08Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 2011-07 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON ELECTRON DEVICES, v.58, no.7, pp.1995 - 2002 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.uri | http://hdl.handle.net/10203/99311 | - |
dc.description.abstract | In this paper, we present the experimental and simulation results of the stress-recovery characteristics of solution-processed ZnO thin-film transistors under gate bias and current stress conditions. Under both stress conditions, we invariably observed a positive threshold voltage shift (Delta V(T)) that is initially associated with changes in the values of subthreshold slope and off-current, which later becomes constant on prolonging the stress time. However, Delta V(T) was less for current stress, compared with gate bias stress. This stress-induced Delta V(T) is speculated to be caused by defect creation in the active layer and charge trapping at the semiconductor-dielectric interface. Following a stretched exponential model, at room temperature, a characteristics time of 1.6 x 10(3) -3.6 x 10(3) s during stress and 7.7 x 10(3) -15.7 x 10(3) s during recovery was obtained under all gate bias and current stress conditions. The Delta V(T)-time measurements performed under various temperatures yield an activation energy of similar to 0.5 and similar to 0.7 eV for the stress and recovery periods, respectively. The device simulation indicates that Delta V(T) is mainly caused by the increase in acceptorlike defects of the density of states in the ZnO channel layer. Furthermore, it was found that the deep lying states are responsible for the change in the value of inverse subthreshold slope. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | FIELD-EFFECT TRANSISTORS | - |
dc.subject | AMORPHOUS-SILICON | - |
dc.subject | BIAS DEPENDENCE | - |
dc.subject | PERFORMANCE | - |
dc.subject | MECHANISMS | - |
dc.subject | STABILITY | - |
dc.subject | TFTS | - |
dc.title | Electrical-Stress-Induced Threshold Voltage Instability in Solution-Processed ZnO Thin-Film Transistors: An Experimental and Simulation Study | - |
dc.type | Article | - |
dc.identifier.wosid | 000291952900023 | - |
dc.identifier.scopusid | 2-s2.0-79959499079 | - |
dc.type.rims | ART | - |
dc.citation.volume | 58 | - |
dc.citation.issue | 7 | - |
dc.citation.beginningpage | 1995 | - |
dc.citation.endingpage | 2002 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON ELECTRON DEVICES | - |
dc.identifier.doi | 10.1109/TED.2011.2138143 | - |
dc.contributor.localauthor | Yoo, Seunghyup | - |
dc.contributor.nonIdAuthor | Gupta, Dipti | - |
dc.contributor.nonIdAuthor | Lee, Changhee | - |
dc.contributor.nonIdAuthor | Hong, Yongtaek | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Bias and current stress | - |
dc.subject.keywordAuthor | electrical stability | - |
dc.subject.keywordAuthor | solution-processed zinc oxide (ZnO) | - |
dc.subject.keywordAuthor | thin-film transistor (TFT) | - |
dc.subject.keywordAuthor | 2-D simulation | - |
dc.subject.keywordPlus | FIELD-EFFECT TRANSISTORS | - |
dc.subject.keywordPlus | AMORPHOUS-SILICON | - |
dc.subject.keywordPlus | BIAS DEPENDENCE | - |
dc.subject.keywordPlus | PERFORMANCE | - |
dc.subject.keywordPlus | MECHANISMS | - |
dc.subject.keywordPlus | STABILITY | - |
dc.subject.keywordPlus | TFTS | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.