DC Field | Value | Language |
---|---|---|
dc.contributor.author | Shin, Youngsoo | ko |
dc.contributor.author | Sakurai, T | ko |
dc.date.accessioned | 2007-07-27T01:27:22Z | - |
dc.date.available | 2007-07-27T01:27:22Z | - |
dc.date.created | 2012-02-06 | - |
dc.date.created | 2012-02-06 | - |
dc.date.issued | 2002-06 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, v.21, no.6, pp.739 - 745 | - |
dc.identifier.issn | 0278-0070 | - |
dc.identifier.uri | http://hdl.handle.net/10203/894 | - |
dc.description.abstract | The analysis and simulation of effects induced by interconnects become increasingly important as the scale of process technologies steadily shrinks. While most analyses focus on the timing aspects of interconnects, power consumption is also important. In this paper, the power distribution analysis of interconnects is studied using a reduced-order model. The relation between power consumption and the poles and residues of a transfer function (either exact or approximated) is derived, and a simple yet accurate driver model is developed, allowing power consumption to be computed efficiently. Application of the proposed method to RC networks is demonstrated using a prototype tool. | - |
dc.language | English | - |
dc.language.iso | en_US | en |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.subject | APPROXIMATION | - |
dc.title | Power distribution-analysis of VLSI interconnects using model order reduction | - |
dc.type | Article | - |
dc.identifier.wosid | 000175822800010 | - |
dc.identifier.scopusid | 2-s2.0-0036609576 | - |
dc.type.rims | ART | - |
dc.citation.volume | 21 | - |
dc.citation.issue | 6 | - |
dc.citation.beginningpage | 739 | - |
dc.citation.endingpage | 745 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS | - |
dc.identifier.doi | 10.1109/TCAD.2002.1004318 | - |
dc.embargo.liftdate | 9999-12-31 | - |
dc.embargo.terms | 9999-12-31 | - |
dc.contributor.localauthor | Shin, Youngsoo | - |
dc.contributor.nonIdAuthor | Sakurai, T | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | interconnect | - |
dc.subject.keywordAuthor | model order reduction | - |
dc.subject.keywordAuthor | VLSI | - |
dc.subject.keywordPlus | APPROXIMATION | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.