An 800-MHz low-power direct digital frequency synthesizer with an on-chip D/A converter

Cited 62 time in webofscience Cited 75 time in scopus
  • Hit : 373
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorYang, BDko
dc.contributor.authorChoi, JHko
dc.contributor.authorHan, SHko
dc.contributor.authorKim, Lee-Supko
dc.contributor.authorYu, HKko
dc.date.accessioned2013-03-04T21:30:50Z-
dc.date.available2013-03-04T21:30:50Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2004-05-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.39, pp.761 - 774-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/84221-
dc.description.abstractAn 800-MHz low-power direct digital frequency synthesizer (DDFS) with an on-chip digital-to-analog (D/A) converter is presented. The DDFS consists of a phase accumulator, two phase-to-sine converters, and a D/A converter. The high-speed operation of the DDFS is enabled by applying parallelism to the phase-to-sine converter and by including a D/A converter in a single chip. The on-chip D/A converter saves delay and power consumption due to interchip interconnections. The DDFS considerably reduces power consumption by using several low-power techniques. The pipelined parallel accumulator consumes only 22% power of a conventional pipelined accumulator with the same throughput. The quad line approximation (QLA) and the quantization and error ROM (QE-ROM) minimize the ROM to generate a sine wave. The QLA saves 4 bits of the sine amplitude by approximating the sine function with four lines. The QE-ROM quantizes the ROM data by magnitude and address and then it stores the quantized values and the quantization errors separately. The ROM size for a 9-bit sine output is only 368 bits. A DDFS chip is fabricated in a 0.35-mum CMOS process. It consumes only 174 mW at 800 MHz with 3.3 V. The chip core area is 1.47 mm(2). The spurious-free dynamic range (SFDR) is 55 dBe.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.subjectSINE-AMPLITUDE-
dc.subjectCMOS-
dc.subjectPHASE-
dc.titleAn 800-MHz low-power direct digital frequency synthesizer with an on-chip D/A converter-
dc.typeArticle-
dc.identifier.wosid000221116800005-
dc.identifier.scopusid2-s2.0-2442572353-
dc.type.rimsART-
dc.citation.volume39-
dc.citation.beginningpage761-
dc.citation.endingpage774-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2004.826323-
dc.contributor.localauthorKim, Lee-Sup-
dc.contributor.nonIdAuthorYang, BD-
dc.contributor.nonIdAuthorChoi, JH-
dc.contributor.nonIdAuthorHan, SH-
dc.contributor.nonIdAuthorYu, HK-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorCMOS integrated circuits-
dc.subject.keywordAuthordirect digital frequency synthesizer (DDFS)-
dc.subject.keywordAuthorlow power-
dc.subject.keywordAuthoron-chip digital-to-analog converter-
dc.subject.keywordPlusSINE-AMPLITUDE-
dc.subject.keywordPlusCMOS-
dc.subject.keywordPlusPHASE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 62 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0