Synthesis of application-specific coprocessor for core-based ASIC design

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 287
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorLee, DHko
dc.contributor.authorPark, In-Cheolko
dc.contributor.authorKyung, Chong-Minko
dc.date.accessioned2013-03-04T19:52:28Z-
dc.date.available2013-03-04T19:52:28Z-
dc.date.created2012-02-06-
dc.date.created2012-02-06-
dc.date.issued2001-02-
dc.identifier.citationIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, v.E84A, no.2, pp.604 - 613-
dc.identifier.issn0916-8508-
dc.identifier.urihttp://hdl.handle.net/10203/83905-
dc.description.abstractThis paper presents an efficient approach for a hard/software are partitioning problem: synthesis of an application-specific coprocessor which accelerates an embedded software running on a main processor. Given a set of data how graphs (DFGs), most of previous hardware/software partitioning approaches have focused on mapping DFGs to hardware or soft ware. Their common weaknesses are that 1) they ignore various implementation alternatives in realizing DFGs as hardware based on the assumption that: only a single hardware implementation exists for a DFG, and that 2) they dent consider the effect of merging on hardware area when synthesizing a coprocessor by merging DFGs. To deal wish the first issue, we formulate both the mapping of DFGs to hardware or software and the selection of the appropriate hardware implementation for each DFG as a single integer programming problem, and then apply an iterative algorithm based on the Kernighan and Lin's heuristic to solve the problem. To reduce the CPU time, ive have devised data structures that quickly calculate costs of hardware implementations. To deal with the second issue, our method links DFGs with dummy nodes to produce a single large DFG, and then syn thesizes a target coprocessor by globally scheduling the DFG and allocating its datapath. Experimental results demonstrate that our approach outperforms the previous approach based on genetic algorithm (GA) in both the coprocessor area and the CPU time.-
dc.languageEnglish-
dc.publisherIEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG-
dc.subjectHARDWARE-
dc.titleSynthesis of application-specific coprocessor for core-based ASIC design-
dc.typeArticle-
dc.identifier.wosid000166826000031-
dc.identifier.scopusid2-s2.0-0034831529-
dc.type.rimsART-
dc.citation.volumeE84A-
dc.citation.issue2-
dc.citation.beginningpage604-
dc.citation.endingpage613-
dc.citation.publicationnameIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES-
dc.contributor.localauthorPark, In-Cheol-
dc.contributor.localauthorKyung, Chong-Min-
dc.contributor.nonIdAuthorLee, DH-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorcore-based design-
dc.subject.keywordAuthorhardware/software codesign-
dc.subject.keywordAuthorco-processor-
dc.subject.keywordPlusHARDWARE-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0