CeRA: A router for symmetrical FPGAs based on exact routing density evaluation

Cited 1 time in webofscience Cited 0 time in scopus
  • Hit : 309
  • Download : 0
This paper presents a new performance and routability driven routing algorithm for symmetrical array-based field-programmable gate arrays (FPGAs). A key contribution of our work is the overcoming of one essential limitation of the previous routing algorithms: inaccurate estimations of routing density that were too general for symmetrical FPGAs. To this end, we formulate an exact routing density calculation that is based on a precise analysis of the structure (switch block) of symmetrical FPGAs and utilize it consistently in global and detailed routings. With an introduction to the proposed accurate routing metrics, we describe a new routing algorithm, called cost-effective net-decomposition-based routing, which is fast and yet produces remarkable routing results in terms of both routability and net/path delays. We performed extensive experiments to show the effectiveness of our algorithm based on the proposed cost metrics.
Publisher
IEEE COMPUTER SOC
Issue Date
2004-07
Language
English
Article Type
Article
Keywords

PERFORMANCE

Citation

IEEE TRANSACTIONS ON COMPUTERS, v.53, pp.829 - 842

ISSN
0018-9340
URI
http://hdl.handle.net/10203/83867
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 1 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0