A 210-mW graphics LSI implementing full 3-D pipeline with 264 Mtexels/s texturing for mobile multimedia applications

Cited 15 time in webofscience Cited 21 time in scopus
  • Hit : 782
  • Download : 810
A 121-mm(2), graphics LSI is designed and implemented for portable two-dimensional (2-D) and three-dimensional (3-D) graphics and MPEG-4 applications. The LSI contains a RISC processor with a multiply-accumulate unit (MAC), a 3-D rendering engine, a programmable power optimizer, and 29-Mb embedded DRAM. The chip is built in a 0.16-mum pure DRAM technology to reduce the fabrication cost. Texture-mapped 3-D graphics with perspective-correct address calculation and bilinear MIPMAP filtering can be realized while consuming the low power with the help of depth-first clock gating, address alignment logic, and embedded DRAM. Programmable clocking allows the LSI to operate in lower, power modes for various applications. The chip consumes less than 210 mW, delivering 66 Mpixels/s and 264, Mtexel/s texture-mapped pixels with real-time special effects such as full-scene antialiasing and motion blur.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2004-02
Language
English
Article Type
Article
Keywords

RENDERING ENGINE; EMBEDDED DRAM

Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.39, pp.358 - 367

ISSN
0018-9200
DOI
10.1109/JSSC.2003.821781
URI
http://hdl.handle.net/10203/6247
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
000188608100010.pdf(1.21 MB)Download
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 15 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0