EFFICIENT RESIDUE-TO-BINARY CONVERSION TECHNIQUE WITH ROUNDING ERROR COMPENSATION

Cited 6 time in webofscience Cited 0 time in scopus
  • Hit : 369
  • Download : 0
In this paper, an improved scaled-decoding (defined as residue-to-binary conversion of which outputs are scaled by a constant) technique for hardware implementations in the residue number system (RNS) is presented. The technique is based on the Chinese remainder theorem (CRT) and is equipped with a rounding error compensation circuit that can reduce the maximum scaling error below 0.5 least-significant-bit (LSB) for general four-moduli RNS, and down to about 0.53 LSB for general six-moduli RNS with a moderate amount of additional hardware.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
1991-03
Language
English
Citation

IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, v.38, no.3, pp.315 - 317

ISSN
0098-4094
URI
http://hdl.handle.net/10203/58861
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 6 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0