DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Choi, Yang-Kyu | - |
dc.contributor.advisor | 최양규 | - |
dc.contributor.author | Choi, Sung-Jin | - |
dc.contributor.author | 최성진 | - |
dc.date.accessioned | 2011-12-14T02:07:10Z | - |
dc.date.available | 2011-12-14T02:07:10Z | - |
dc.date.issued | 2008 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=302004&flag=dissertation | - |
dc.identifier.uri | http://hdl.handle.net/10203/38663 | - |
dc.description | 학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2008. 8., [ 62 p. ] | - |
dc.description.abstract | The fabrication and investigation of Schottky barrier MOSFETs (SB-MOSFETs) are presented. It shows good characteristics and compatibility in CMOS technology. To figure out the carrier transport mechanism, newly developed extraction method of effective barrier height is proposed. It shows that the dominant carrier transport is changed corresponding to gate and drain bias condition. The memory application, especially capacitorless DRAM, is also presented. In order to form low barrier height in the source, dopant segregation method at the junction edge is used in memory application. The memory characteristics show good property and the same class with conventional capacitorless DRAM. When device is down scaling, the capacitorless DRAM should be required with high immunity of short channel effect. Therefore, the Schottky barrier MOSFETs are the best candidate for high performance device and memory application. Finally, 3D FinFET by using Schottky source/drain are fabricated, and the 3D memory device application by using Schottky contact remains as further works. | eng |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | Schottky | - |
dc.subject | Barrier | - |
dc.subject | MOSFET | - |
dc.subject | height | - |
dc.subject | Capacitorless | - |
dc.subject | DRAM | - |
dc.subject | Memory | - |
dc.subject | FinFET | - |
dc.subject | SONOS | - |
dc.subject | Dopant segregation | - |
dc.subject | Schottky | - |
dc.subject | Barrier | - |
dc.subject | MOSFET | - |
dc.subject | height | - |
dc.subject | Capacitorless | - |
dc.subject | DRAM | - |
dc.subject | Memory | - |
dc.subject | FinFET | - |
dc.subject | SONOS | - |
dc.subject | Dopant segregation | - |
dc.title | Investigation on Schottky barrier MOSFET for 3D memory application | - |
dc.title.alternative | 3D 메모리 소자 응용을 위한 Schottky barrier MOSFET에 관한 연구 | - |
dc.type | Thesis(Master) | - |
dc.identifier.CNRN | 302004/325007 | - |
dc.description.department | 한국과학기술원 : 전기및전자공학전공, | - |
dc.identifier.uid | 020073582 | - |
dc.contributor.localauthor | Choi, Yang-Kyu | - |
dc.contributor.localauthor | 최양규 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.