Formal verification of memory interface in network processors네트워크 프로세서의 메모리 인터페이스의 형식 검증

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 341
  • Download : 0
In verifying the memory interface of a complex network processor, it is crucial to reduce the number of state variables in the design and the verification time. In this paper, two methods are presented for these purposes. One is to remove the temporal operator ‘NEXT’ for reducing the verification time. The other is to separate data path signals from control path signals and set data path signals as scalar set for reducing the number of state variables. The first method allowed us to reduce the verification time by the factor of 2~100 times by just adding a small number of flip-flops without changing the design. We found a bug using this method. The second method is also found out to be crucial to the success of our work as we could verify the design which could not have been verified otherwise.
Advisors
Kyung, Chong-Minresearcher경종민researcher
Description
한국과학기술원 : 전기및전자공학전공,
Publisher
한국과학기술원
Issue Date
2003
Identifier
180477/325007 / 020013087
Language
eng
Description

학위논문(석사) - 한국과학기술원 : 전기및전자공학전공, 2003.2, [ iv, 45 p. ]

Keywords

Formal Verification; 검증

URI
http://hdl.handle.net/10203/37645
Link
http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=180477&flag=dissertation
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0