Thermal-aware time budgeting for hierarchical VLSI designs온도를 고려한 계층적 VLSI 설계의 시간 분배 기법

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 423
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorShin, Young-Soo-
dc.contributor.advisor신영수-
dc.contributor.authorJung, Min-Wook-
dc.contributor.author정민욱-
dc.date.accessioned2011-12-14T01:35:06Z-
dc.date.available2011-12-14T01:35:06Z-
dc.date.issued2010-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=419206&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/36613-
dc.description학위논문(석사) - 한국과학기술원 : 전기 및 전자공학과, 2010.2, [ vii, 42 p. ]-
dc.description.abstractTime budgeting, which generates timing assertion at block boundaries in hierarchical VLSI designs, determines leakage power consumption of overall design, since the timing assertion from time budgeting step dictates the proportion of $high-V_t$ and $low-V_t$ gates of each block. Active leakage power is much larger (~10X) than standby leakage power, and exponentially depends on temperature. Therefore, it is essential to consider thermal influence on leakage in time budgeting to reduce active leakage power effectively in hierarchical designs. In this thesis, weighted bounded potential slack that takes account of thermal influence on leakage is introduced as a measure of active leakage power, and is experimentally shown to be highly correlated with active leakage power. Thermal-aware time budgeting was formulated as linear programming with objective of weighted bounded potential slack. In experiments with example hierarchical designs implemented in 45-nm commercial technology, we confirmed that thermal-aware time budgeting was able to reduce active leakage power by 16.8% on average compared to conventional time budgeting, when both are followed by the same $dual-V_t$ allocation.eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectThermal-
dc.subjectTime budgeting-
dc.subjectHierarchical design-
dc.subject계층적 설계-
dc.subject온도-
dc.subject시간 분배-
dc.titleThermal-aware time budgeting for hierarchical VLSI designs-
dc.title.alternative온도를 고려한 계층적 VLSI 설계의 시간 분배 기법-
dc.typeThesis(Master)-
dc.identifier.CNRN419206/325007 -
dc.description.department한국과학기술원 : 전기 및 전자공학과, -
dc.identifier.uid020083469-
dc.contributor.localauthorShin, Young-Soo-
dc.contributor.localauthor신영수-
Appears in Collection
EE-Theses_Master(석사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0