DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Shin, Young-Soo | - |
dc.contributor.advisor | 신영수 | - |
dc.contributor.author | Seomun, Jun | - |
dc.contributor.author | 서문준 | - |
dc.date.accessioned | 2011-12-14 | - |
dc.date.available | 2011-12-14 | - |
dc.date.issued | 2011 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=466446&flag=dissertation | - |
dc.identifier.uri | http://hdl.handle.net/10203/35633 | - |
dc.description | 학위논문(박사) - 한국과학기술원 : 전기 및 전자공학과, 2011.2, [ xii, 125 p. ] | - |
dc.description.abstract | Power gating has become one of the most widely used circuit design techniques for reducing leakage current. Power gating is conceptually very simple; it cuts off a circuit from its power and/or ground by means of current switches when the circuit is expected to be in idle state for a long time. Implementation of power gating with standard-cell, however, is not simple, and it requires many design consideration. The considerations are current switch design and sizing, data retention, physical design, and so on. The design methodologies of power gating have been heavily investigated and improved, but it still has some drawbacks such as wiring overhead for data retention. Moreover, conventional power gating cannot reduce active leakage, which becomes more important for low power design as technology scales down. In this thesis, we introduce two advanced power gating circuits to overcome such limitations of power gating, and propose the design methods of these circuits. Active mode power gating (AMPG) has been recently proposed as a run time technique to suppress active leakage, which can complement design time techniques. It applies power gating on parts of circuits that are only responsible for computing the inputs of clock-gated flip-flops, and makes clock gating signals to control power gating. Synthesis problem of AMPG is to select the parts of circuits (sets of gates) to be power gated and to decide the size of current switches to be attached to them. We identify four constraints to solve this problem, namely energy, functional, timing, and current constraints, and then propose synthesis algorithm. Power network of each set of gates has to be isolated from one another, because they can exist in different states, either on- or off-states, following the independent clock gating signals. We also propose a placement algorithm that separately places each set of gates, while at the same time clustering the gates in same sets to avoid the excessive consumption of w... | eng |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | active leakage | - |
dc.subject | autonomous power gating | - |
dc.subject | active-mode power gating | - |
dc.subject | Power gating | - |
dc.subject | self-data retention | - |
dc.subject | self 데이터 리텐션 | - |
dc.subject | active 누설 전류 | - |
dc.subject | Autonomous 파워 게이팅 | - |
dc.subject | Active 모드 파워 게이팅 | - |
dc.subject | 파워 게이팅 | - |
dc.title | Active-mode and autonomous power gating circuits : synthesis and design considerations | - |
dc.title.alternative | Active 모드 파워 게이팅과 autonomous 파워 게이팅 : 합성 및 디자인 고려사항 | - |
dc.type | Thesis(Ph.D) | - |
dc.identifier.CNRN | 466446/325007 | - |
dc.description.department | 한국과학기술원 : 전기 및 전자공학과, | - |
dc.identifier.uid | 020075085 | - |
dc.contributor.localauthor | Shin, Young-Soo | - |
dc.contributor.localauthor | 신영수 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.