Spline large signal FET model전계효과 트랜지스터의 대신호 모델에 관한 연구

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 345
  • Download : 0
DC FieldValueLanguage
dc.contributor.advisorHong, Song-Cheol-
dc.contributor.advisor홍성철-
dc.contributor.authorKoh, Kyoung-Min-
dc.contributor.author고경민-
dc.date.accessioned2011-12-14-
dc.date.available2011-12-14-
dc.date.issued2003-
dc.identifier.urihttp://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=231109&flag=dissertation-
dc.identifier.urihttp://hdl.handle.net/10203/35159-
dc.description학위논문(박사) - 한국과학기술원 : 전기및전자공학전공, 2003.8, [ iv, 125 p. ]-
dc.description.abstractIn this thesis, a spline large-signal FET model was introduced. The model was developed to predict device’s characteristics without regard to the process of the device. The accuracy and robustness of the model was verified in three FET devices; FETs, HEMTs and MOSFETs. The thermal and trap effects were investigated, and the large signal model including thermal and trap effects was introduced. The model parameters were extracted from bias dependent pulsed I-V’s and S-parameters. The extraction method was very creative in a point that the trap and thermal effects were considered independently. The validity of the model is demonstrated using a commercially available MESFET device. Good agreements were shown in comparing the simulated small-signal S-parameters over wide bias range with measured data. Nonlinear simulation results of the device such as $P_{in}-P_{out}$, IMD3, and PAE were also matched very well with the measurements. A modified spline FET model was presented. The model was developed to have merits of simplicity in empirical model and accuracy in table-based model. Moreover, the extrapolability of the model was very useful in large power devices. The validity of the model was demonstrated using a commercially available HEMT device. Good agreements were shown in comparing measurements and simulations of pulsed I-V’s and S-parameters at various quiescent bias voltages. Also, the model accurately predicted load-pull measurement results including the output power and PAE. A spline large signal model for MOSFET devices was presented. A novel approach for the extraction of parasitic resistances is also described. This technique was developed to solve discrepancies between the measured I-V characteristic and the calculated one from integrations of the trans-conductance and the output conductance which were obtained using small signal S-parameters. The intrinsic device of the model represented by a parallel connection of current sources and charge sources and...eng
dc.languageeng-
dc.publisher한국과학기술원-
dc.subjectTrap effect-
dc.subjectThermal effect-
dc.subjectLarge signal model-
dc.subjectFET-
dc.subjectPulsed measurement-
dc.subject펄스측정-
dc.subject트랩효과 모델-
dc.subject열효과 모델-
dc.subject대신호 모델-
dc.subject전계효과 트랜지스터-
dc.titleSpline large signal FET model-
dc.title.alternative전계효과 트랜지스터의 대신호 모델에 관한 연구-
dc.typeThesis(Ph.D)-
dc.identifier.CNRN231109/325007 -
dc.description.department한국과학기술원 : 전기및전자공학전공, -
dc.identifier.uid000995010-
dc.contributor.localauthorHong, Song-Cheol-
dc.contributor.localauthor홍성철-
Appears in Collection
EE-Theses_Ph.D.(박사논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0