A 187-dB FoMS Power-Efficient Second-Order Highpass ΔΣ Capacitance-to-Digital Converter

Cited 0 time in webofscience Cited 0 time in scopus
  • Hit : 3
  • Download : 0
The escalating demand for high-resolution sensor interface systems, driven by the proliferation of the Internet of Things (IoT) and wearable smart devices, has led to the widespread use of capacitive sensing transducers. These transducers are valued for their low-noise and low-power characteristics, making them suitable for various applications, including environmental and biomedical sensing. However, designing a high-resolution capacitive sensor interface system while maintaining power efficiency remains challenging. This article proposes a high-resolution energy-efficient highpass (HP) Delta Sigma capacitance-to-digital converter (CDC) architecture. The architecture incorporates a 2 nd -order HP Delta Sigma modulator ( Delta Sigma M) and a continuous-time capacitance-to-voltage converter (CT CVC). The proposed CDC achieves an excellent capacitance resolution of 5.85 aF(rms) , with a power efficiency of 46 fJ/conversion-step and an FoM S of 187.4 dB. The HP Delta Sigma M, designed with superior power efficiency, offers a promising solution for high-resolution capacitive sensor applications. Compared to state-of-the-art, the proposed CDC achieves more than 2 x FoM(S) improvement while maintaining competitive FoM(W)
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2024-08
Language
English
Article Type
Article
Citation

IEEE JOURNAL OF SOLID-STATE CIRCUITS, v.59, no.8, pp.2347 - 2361

ISSN
0018-9200
DOI
10.1109/JSSC.2024.3353008
URI
http://hdl.handle.net/10203/322958
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0