DC Field | Value | Language |
---|---|---|
dc.contributor.author | Kim, HyunWoong | ko |
dc.contributor.author | Park, Jongcheol | ko |
dc.contributor.author | Lee, Sanguk | ko |
dc.contributor.author | Kim, Jongwook | ko |
dc.contributor.author | Ahn, Seungyoung | ko |
dc.date.accessioned | 2024-04-18T05:00:13Z | - |
dc.date.available | 2024-04-18T05:00:13Z | - |
dc.date.created | 2023-12-07 | - |
dc.date.created | 2023-12-07 | - |
dc.date.created | 2023-12-07 | - |
dc.date.issued | 2023-12 | - |
dc.identifier.citation | IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, v.13, no.12, pp.1973 - 1988 | - |
dc.identifier.issn | 2156-3950 | - |
dc.identifier.uri | http://hdl.handle.net/10203/319097 | - |
dc.description.abstract | In this paper, we propose, analyze and design a through silicon via (TSV) with a passive equalizer (PEQ) to mitigate the inter-symbol interference (ISI) and separate the return path for next-generation high bandwidth memory (HBM). The proposed HBM TSV includes a PEQ into the region between the signal TSV and ground TSV. We suggest the two-design structure of PEQ using the inductance and resistance. The proposed HBM TSV with PEQ provides two advantages. First, ISI can be suppressed by increasing the bandwidth or reducing the reflection caused by multi-drop topology. Second, the crosstalk can be reduced by separating return paths between the different signal TSVs. Based on the analytical modeling, the physical meaning of the proposed HBM TSV is presented. The channel loss, group delay, crosstalk, and time domain waveform are analyzed in terms of signal integrity for the proposed HBM TSV. Analysis and design method of the proposed HBM TSV are suggested to find an optimization point to define the resistance, inductance, and position of the PEQ. The proposed HBM TSV is evaluated based on the eye-diagram. Finally, from the practical point of view, the proposed HBM TSV fabrication process is also described. | - |
dc.language | English | - |
dc.publisher | IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC | - |
dc.title | Signal Integrity Analysis of Through-Silicon-Via (TSV) with Passive Equalizer to Separate Return Path and Mitigate the Inter-Symbol Interference (ISI) for Next Generation High Bandwidth Memory | - |
dc.type | Article | - |
dc.identifier.wosid | 001138729600015 | - |
dc.identifier.scopusid | 2-s2.0-85178005591 | - |
dc.type.rims | ART | - |
dc.citation.volume | 13 | - |
dc.citation.issue | 12 | - |
dc.citation.beginningpage | 1973 | - |
dc.citation.endingpage | 1988 | - |
dc.citation.publicationname | IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | - |
dc.identifier.doi | 10.1109/TCPMT.2023.3334789 | - |
dc.contributor.localauthor | Ahn, Seungyoung | - |
dc.contributor.nonIdAuthor | Park, Jongcheol | - |
dc.contributor.nonIdAuthor | Kim, Jongwook | - |
dc.description.isOpenAccess | N | - |
dc.type.journalArticle | Article | - |
dc.subject.keywordAuthor | Inductance | - |
dc.subject.keywordAuthor | Reflection | - |
dc.subject.keywordAuthor | Equalizers | - |
dc.subject.keywordAuthor | Resistance | - |
dc.subject.keywordAuthor | Next generation networking | - |
dc.subject.keywordAuthor | Through-silicon vias | - |
dc.subject.keywordAuthor | Crosstalk | - |
dc.subject.keywordAuthor | high-bandwidth memory (HBM) | - |
dc.subject.keywordAuthor | integrated passive device (IPD) | - |
dc.subject.keywordAuthor | inter-symbol-interference (ISI) | - |
dc.subject.keywordAuthor | passive equalizer (PEQ) | - |
dc.subject.keywordAuthor | through-silicon via (TSV) | - |
dc.subject.keywordPlus | DESIG | - |
dc.subject.keywordPlus | NMODEL | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.