Low-Phase-Noise 20-GHz Phase-Locked Loop Using Harmonic-Tuned VCO Assisting With g(m) -Boosting Technique

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 67
  • Download : 0
In this study, we present a low-phase-noise 20-GHz phase locked loop (PLL) with simultaneous gm-boosted and third-harmonic impedance-tuned voltage-controlled oscillator (VCO). The proposed PLL is implemented using the 65-nm CMOS technology. By both implementing a cross-coupled center-tapped inductor and controlling the harmonic impedance, the phase noise is improved by approximately 3.4 dB. An auxiliary cross-coupled pair (CCP) is used to boost the transconductance, while a parallel quarter-wave open stub is added to minimize the second-harmonic impedance for the output signal as the squared waveform. The proposed PLL demonstrated a measured phase noise of - 102.05 dBc/Hz at a 1-MHz offset frequency. Based on the measured phase noise, the proposed PLL can achieve a figure of merit (FOM) of - 174.35 dBc/Hz, while it consumes 23.6 mW with a supply voltage of 1 V.
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Issue Date
2023-10
Language
English
Article Type
Article
Citation

IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, v.31, no.10, pp.1629 - 1633

ISSN
1063-8210
DOI
10.1109/TVLSI.2023.3294404
URI
http://hdl.handle.net/10203/313765
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0