Impact of On-Chip Interconnection in a Large-Scale Memristor Crossbar Array for Neural Network Accelerator and Neuromorphic Chip

Cited 2 time in webofscience Cited 0 time in scopus
  • Hit : 60
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorShin, TaeInko
dc.contributor.authorSon, Kyungjuneko
dc.contributor.authorKim, Seonggukko
dc.contributor.authorCho, Kyungjunko
dc.contributor.authorPark, Shinyoungko
dc.contributor.authorKim, Subinko
dc.contributor.authorPark, Gapyeolko
dc.contributor.authorSim, Boogyoko
dc.contributor.authorKim, Jounghoko
dc.date.accessioned2023-07-25T12:00:21Z-
dc.date.available2023-07-25T12:00:21Z-
dc.date.created2023-07-07-
dc.date.created2023-07-07-
dc.date.issued2019-10-
dc.identifier.citation28th IEEE Conference on Electrical Performance of Electronic Packaging and Systems, EPEPS 2019-
dc.identifier.urihttp://hdl.handle.net/10203/310806-
dc.description.abstractA crossbar array that combines computation and storage functions in non-volatile resistive memory is a promising artificial intelligence (AI) computing architecture. It is because it can largely save a significant energy from interconnection between a processor and a memory. However, the parasitic components from its dense interconnection can affect the electrical performance of noise-sensitive analog-computing and small read voltage margin of the memristor. In this paper, we designed a large-scale memristor crossbar array, and modeled it into equivalent circuit models and analyzed its signal integrity considering IR drop, crosstalk and ripple. These factors were compared depending on the physical dimension of on-chip interconnection and operating frequency. Based on the eye-diagram simulation, we could successfully demonstrate the voltage margin and timing margin for memristor operations.-
dc.languageEnglish-
dc.publisherInstitute of Electrical and Electronics Engineers Inc.-
dc.titleImpact of On-Chip Interconnection in a Large-Scale Memristor Crossbar Array for Neural Network Accelerator and Neuromorphic Chip-
dc.typeConference-
dc.identifier.wosid000570016200012-
dc.identifier.scopusid2-s2.0-85084577715-
dc.type.rimsCONF-
dc.citation.publicationname28th IEEE Conference on Electrical Performance of Electronic Packaging and Systems, EPEPS 2019-
dc.identifier.conferencecountryCN-
dc.identifier.conferencelocationMontreal-
dc.identifier.doi10.1109/EPEPS47316.2019.193227-
dc.contributor.localauthorKim, Joungho-
dc.contributor.nonIdAuthorKim, Seongguk-
dc.contributor.nonIdAuthorCho, Kyungjun-
dc.contributor.nonIdAuthorPark, Shinyoung-
dc.contributor.nonIdAuthorKim, Subin-
dc.contributor.nonIdAuthorPark, Gapyeol-
dc.contributor.nonIdAuthorSim, Boogyo-
Appears in Collection
EE-Conference Papers(학술회의논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 2 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0