DC Field | Value | Language |
---|---|---|
dc.contributor.advisor | Ryu, Seung-Tak | - |
dc.contributor.advisor | 류승탁 | - |
dc.contributor.author | Kim, Hyeong-Jin | - |
dc.date.accessioned | 2023-06-26T19:33:57Z | - |
dc.date.available | 2023-06-26T19:33:57Z | - |
dc.date.issued | 2022 | - |
dc.identifier.uri | http://library.kaist.ac.kr/search/detail/view.do?bibCtrlNo=1008343&flag=dissertation | en_US |
dc.identifier.uri | http://hdl.handle.net/10203/309889 | - |
dc.description | 학위논문(석사) - 한국과학기술원 : 전기및전자공학부, 2022.8,[iv, 42 p. :] | - |
dc.description.abstract | Recently, numerous analog and mixed-signal (AMS) integrated circuits (ICs) for various applications, such as System-on-Chip (SoC) or Internet-of-Things (IoT) are in high demand. However, the AMS IC design process heavily relies on the designer's skill and consumes a lot of time due to repetitive design modification. As the productivity of a new IC design cannot satisfy the increasing demand, closed-loop design automation with layout generation and optimization is required to accelerate the design time. In this study, an analog circuit design automation framework with a device sizing algorithm is proposed. The design loop conducts the required design procedures such as layout generation, parasitic extraction, and simulation. Meanwhile, the optimization algorithm determines the device parameters to satisfy the given target specifications. By combining the optimization algorithm with the design loop, closed-loop design automation without human intervention can be achieved. As circuit simulations are costly and derivatives with respect to input parameters cannot be obtained, constrained Bayesian optimization (CBO) is utilized for the optimization algorithm. As design examples, comparators are designed automatically with minimized power consumption and given target specifications. With this automatically designed comparator, SAR ADC is implemented. | - |
dc.language | eng | - |
dc.publisher | 한국과학기술원 | - |
dc.subject | Analog circuit▼aDesign automation▼aDesign loop▼aOptimization algorithm▼aBayesian optimization | - |
dc.subject | 아날로그 회로▼a설계 자동화▼a설계 루프▼a최적화 알고리즘▼a베이지안 최적화 | - |
dc.title | Analog circuit design automation framework with device sizing algorithm | - |
dc.title.alternative | 디바이스 파라미터 결정 알고리즘이 탑재된 아날로그 회로 설계 자동화 프레임워크 | - |
dc.type | Thesis(Master) | - |
dc.identifier.CNRN | 325007 | - |
dc.description.department | 한국과학기술원 :전기및전자공학부, | - |
dc.contributor.alternativeauthor | 김형진 | - |
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.