A Low-Jitter Ring-DCO-Based Fractional-N Digital PLL With a 1/8 DTC-Range-Reduction Technique Using a Quadruple-Timing-Margin Phase Selector

Cited 7 time in webofscience Cited 0 time in scopus
  • Hit : 251
  • Download : 0
DC FieldValueLanguage
dc.contributor.authorPark, Hangiko
dc.contributor.authorHwang, Chanwoongko
dc.contributor.authorSeong, Taehoko
dc.contributor.authorChoi, Jaehyoukko
dc.date.accessioned2022-12-19T03:00:34Z-
dc.date.available2022-12-19T03:00:34Z-
dc.date.created2022-09-14-
dc.date.created2022-09-14-
dc.date.issued2022-12-
dc.identifier.citationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.57, no.12, pp.3527 - 3537-
dc.identifier.issn0018-9200-
dc.identifier.urihttp://hdl.handle.net/10203/303171-
dc.description.abstractThis work presents a fractional-N ring-oscillator (RO)-based digital phase-locked loop (DPLL). To achieve ultralow jitter, the proposed RO-DPLL used a technique to reduce the dominant source of in-band noise, i.e., the thermal noise of the digital-to-time converters (DTCs). A key building block of this technique is the quadruple-timing-margin phase selector (QTM-PS) that dynamically selects the proper phase among the eight phases of the RO, effectively reducing the required dynamic range of the DTCs and, thus, suppressing the thermal noise significantly. Based on the reduced in-band noise, the dual-edge generator (DEG) doubles the bandwidth of the DPLL, further suppressing the jitter of the RO. The integrated background calibrator (IBC) that can perform multiple least mean squares (LMS)-based calibrations was used to guarantee the stable operation and performance of both the QTM-PS and the DEG. The proposed RO-DPLL was fabricated in 65-nm CMOS, and it used 0.139-mm(2) silicon area and 15.67-mW power. At a fractional-N frequency near 5.2 GHz, the rms jitter and the figure of merit (FoM) of the output signal were 188 fs and -243 dB, respectively.-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.titleA Low-Jitter Ring-DCO-Based Fractional-N Digital PLL With a 1/8 DTC-Range-Reduction Technique Using a Quadruple-Timing-Margin Phase Selector-
dc.typeArticle-
dc.identifier.wosid000849246200001-
dc.identifier.scopusid2-s2.0-85137546980-
dc.type.rimsART-
dc.citation.volume57-
dc.citation.issue12-
dc.citation.beginningpage3527-
dc.citation.endingpage3537-
dc.citation.publicationnameIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.identifier.doi10.1109/JSSC.2022.3200475-
dc.contributor.localauthorChoi, Jaehyouk-
dc.contributor.nonIdAuthorSeong, Taeho-
dc.description.isOpenAccessN-
dc.type.journalArticleArticle-
dc.subject.keywordAuthorDigital phase-locked loop (DPLL)-
dc.subject.keywordAuthordigital-to-time converter (DTC)-
dc.subject.keywordAuthordynamic range-
dc.subject.keywordAuthornonlinearity-
dc.subject.keywordAuthorring digitally-controlled oscillator (RDCO)-
dc.subject.keywordAuthorrms jitter-
dc.subject.keywordAuthorthermal noise-
dc.subject.keywordPlusULTRA-LOW-JITTER-
dc.subject.keywordPlusSUBSAMPLING PLL-
dc.subject.keywordPlusMDLL-
Appears in Collection
EE-Journal Papers(저널논문)
Files in This Item
There are no files associated with this item.
This item is cited by other documents in WoS
⊙ Detail Information in WoSⓡ Click to see webofscience_button
⊙ Cited 7 items in WoS Click to see citing articles in records_button

qr_code

  • mendeley

    citeulike


rss_1.0 rss_2.0 atom_1.0